clk-pxa910.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * pxa910 clock framework source file
  4. *
  5. * Copyright (C) 2012 Marvell
  6. * Chao Xie <[email protected]>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/clk/mmp.h>
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include "clk.h"
  17. #define APBC_RTC 0x28
  18. #define APBC_TWSI0 0x2c
  19. #define APBC_KPC 0x18
  20. #define APBC_UART0 0x0
  21. #define APBC_UART1 0x4
  22. #define APBC_GPIO 0x8
  23. #define APBC_PWM0 0xc
  24. #define APBC_PWM1 0x10
  25. #define APBC_PWM2 0x14
  26. #define APBC_PWM3 0x18
  27. #define APBC_SSP0 0x1c
  28. #define APBC_SSP1 0x20
  29. #define APBC_SSP2 0x4c
  30. #define APBCP_TWSI1 0x28
  31. #define APBCP_UART2 0x1c
  32. #define APMU_SDH0 0x54
  33. #define APMU_SDH1 0x58
  34. #define APMU_USB 0x5c
  35. #define APMU_DISP0 0x4c
  36. #define APMU_CCIC0 0x50
  37. #define APMU_DFC 0x60
  38. #define MPMU_UART_PLL 0x14
  39. static DEFINE_SPINLOCK(clk_lock);
  40. static struct mmp_clk_factor_masks uart_factor_masks = {
  41. .factor = 2,
  42. .num_mask = 0x1fff,
  43. .den_mask = 0x1fff,
  44. .num_shift = 16,
  45. .den_shift = 0,
  46. };
  47. static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
  48. {.num = 8125, .den = 1536}, /*14.745MHZ */
  49. };
  50. static const char *uart_parent[] = {"pll1_3_16", "uart_pll"};
  51. static const char *ssp_parent[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"};
  52. static const char *sdh_parent[] = {"pll1_12", "pll1_13"};
  53. static const char *disp_parent[] = {"pll1_2", "pll1_12"};
  54. static const char *ccic_parent[] = {"pll1_2", "pll1_12"};
  55. static const char *ccic_phy_parent[] = {"pll1_6", "pll1_12"};
  56. void __init pxa910_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
  57. phys_addr_t apbc_phys, phys_addr_t apbcp_phys)
  58. {
  59. struct clk *clk;
  60. struct clk *uart_pll;
  61. void __iomem *mpmu_base;
  62. void __iomem *apmu_base;
  63. void __iomem *apbcp_base;
  64. void __iomem *apbc_base;
  65. mpmu_base = ioremap(mpmu_phys, SZ_4K);
  66. if (!mpmu_base) {
  67. pr_err("error to ioremap MPMU base\n");
  68. return;
  69. }
  70. apmu_base = ioremap(apmu_phys, SZ_4K);
  71. if (!apmu_base) {
  72. pr_err("error to ioremap APMU base\n");
  73. return;
  74. }
  75. apbcp_base = ioremap(apbcp_phys, SZ_4K);
  76. if (!apbcp_base) {
  77. pr_err("error to ioremap APBC extension base\n");
  78. return;
  79. }
  80. apbc_base = ioremap(apbc_phys, SZ_4K);
  81. if (!apbc_base) {
  82. pr_err("error to ioremap APBC base\n");
  83. return;
  84. }
  85. clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
  86. clk_register_clkdev(clk, "clk32", NULL);
  87. clk = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
  88. clk_register_clkdev(clk, "vctcxo", NULL);
  89. clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 624000000);
  90. clk_register_clkdev(clk, "pll1", NULL);
  91. clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
  92. CLK_SET_RATE_PARENT, 1, 2);
  93. clk_register_clkdev(clk, "pll1_2", NULL);
  94. clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
  95. CLK_SET_RATE_PARENT, 1, 2);
  96. clk_register_clkdev(clk, "pll1_4", NULL);
  97. clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
  98. CLK_SET_RATE_PARENT, 1, 2);
  99. clk_register_clkdev(clk, "pll1_8", NULL);
  100. clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
  101. CLK_SET_RATE_PARENT, 1, 2);
  102. clk_register_clkdev(clk, "pll1_16", NULL);
  103. clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_2",
  104. CLK_SET_RATE_PARENT, 1, 3);
  105. clk_register_clkdev(clk, "pll1_6", NULL);
  106. clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
  107. CLK_SET_RATE_PARENT, 1, 2);
  108. clk_register_clkdev(clk, "pll1_12", NULL);
  109. clk = clk_register_fixed_factor(NULL, "pll1_24", "pll1_12",
  110. CLK_SET_RATE_PARENT, 1, 2);
  111. clk_register_clkdev(clk, "pll1_24", NULL);
  112. clk = clk_register_fixed_factor(NULL, "pll1_48", "pll1_24",
  113. CLK_SET_RATE_PARENT, 1, 2);
  114. clk_register_clkdev(clk, "pll1_48", NULL);
  115. clk = clk_register_fixed_factor(NULL, "pll1_96", "pll1_48",
  116. CLK_SET_RATE_PARENT, 1, 2);
  117. clk_register_clkdev(clk, "pll1_96", NULL);
  118. clk = clk_register_fixed_factor(NULL, "pll1_13", "pll1",
  119. CLK_SET_RATE_PARENT, 1, 13);
  120. clk_register_clkdev(clk, "pll1_13", NULL);
  121. clk = clk_register_fixed_factor(NULL, "pll1_13_1_5", "pll1",
  122. CLK_SET_RATE_PARENT, 2, 3);
  123. clk_register_clkdev(clk, "pll1_13_1_5", NULL);
  124. clk = clk_register_fixed_factor(NULL, "pll1_2_1_5", "pll1",
  125. CLK_SET_RATE_PARENT, 2, 3);
  126. clk_register_clkdev(clk, "pll1_2_1_5", NULL);
  127. clk = clk_register_fixed_factor(NULL, "pll1_3_16", "pll1",
  128. CLK_SET_RATE_PARENT, 3, 16);
  129. clk_register_clkdev(clk, "pll1_3_16", NULL);
  130. uart_pll = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
  131. mpmu_base + MPMU_UART_PLL,
  132. &uart_factor_masks, uart_factor_tbl,
  133. ARRAY_SIZE(uart_factor_tbl), &clk_lock);
  134. clk_set_rate(uart_pll, 14745600);
  135. clk_register_clkdev(uart_pll, "uart_pll", NULL);
  136. clk = mmp_clk_register_apbc("twsi0", "pll1_13_1_5",
  137. apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
  138. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
  139. clk = mmp_clk_register_apbc("twsi1", "pll1_13_1_5",
  140. apbcp_base + APBCP_TWSI1, 10, 0, &clk_lock);
  141. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
  142. clk = mmp_clk_register_apbc("gpio", "vctcxo",
  143. apbc_base + APBC_GPIO, 10, 0, &clk_lock);
  144. clk_register_clkdev(clk, NULL, "mmp-gpio");
  145. clk = mmp_clk_register_apbc("kpc", "clk32",
  146. apbc_base + APBC_KPC, 10, 0, &clk_lock);
  147. clk_register_clkdev(clk, NULL, "pxa27x-keypad");
  148. clk = mmp_clk_register_apbc("rtc", "clk32",
  149. apbc_base + APBC_RTC, 10, 0, &clk_lock);
  150. clk_register_clkdev(clk, NULL, "sa1100-rtc");
  151. clk = mmp_clk_register_apbc("pwm0", "pll1_48",
  152. apbc_base + APBC_PWM0, 10, 0, &clk_lock);
  153. clk_register_clkdev(clk, NULL, "pxa910-pwm.0");
  154. clk = mmp_clk_register_apbc("pwm1", "pll1_48",
  155. apbc_base + APBC_PWM1, 10, 0, &clk_lock);
  156. clk_register_clkdev(clk, NULL, "pxa910-pwm.1");
  157. clk = mmp_clk_register_apbc("pwm2", "pll1_48",
  158. apbc_base + APBC_PWM2, 10, 0, &clk_lock);
  159. clk_register_clkdev(clk, NULL, "pxa910-pwm.2");
  160. clk = mmp_clk_register_apbc("pwm3", "pll1_48",
  161. apbc_base + APBC_PWM3, 10, 0, &clk_lock);
  162. clk_register_clkdev(clk, NULL, "pxa910-pwm.3");
  163. clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
  164. ARRAY_SIZE(uart_parent),
  165. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  166. apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
  167. clk_set_parent(clk, uart_pll);
  168. clk_register_clkdev(clk, "uart_mux.0", NULL);
  169. clk = mmp_clk_register_apbc("uart0", "uart0_mux",
  170. apbc_base + APBC_UART0, 10, 0, &clk_lock);
  171. clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
  172. clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
  173. ARRAY_SIZE(uart_parent),
  174. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  175. apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
  176. clk_set_parent(clk, uart_pll);
  177. clk_register_clkdev(clk, "uart_mux.1", NULL);
  178. clk = mmp_clk_register_apbc("uart1", "uart1_mux",
  179. apbc_base + APBC_UART1, 10, 0, &clk_lock);
  180. clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
  181. clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
  182. ARRAY_SIZE(uart_parent),
  183. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  184. apbcp_base + APBCP_UART2, 4, 3, 0, &clk_lock);
  185. clk_set_parent(clk, uart_pll);
  186. clk_register_clkdev(clk, "uart_mux.2", NULL);
  187. clk = mmp_clk_register_apbc("uart2", "uart2_mux",
  188. apbcp_base + APBCP_UART2, 10, 0, &clk_lock);
  189. clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
  190. clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
  191. ARRAY_SIZE(ssp_parent),
  192. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  193. apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
  194. clk_register_clkdev(clk, "uart_mux.0", NULL);
  195. clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
  196. apbc_base + APBC_SSP0, 10, 0, &clk_lock);
  197. clk_register_clkdev(clk, NULL, "mmp-ssp.0");
  198. clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
  199. ARRAY_SIZE(ssp_parent),
  200. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  201. apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
  202. clk_register_clkdev(clk, "ssp_mux.1", NULL);
  203. clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
  204. apbc_base + APBC_SSP1, 10, 0, &clk_lock);
  205. clk_register_clkdev(clk, NULL, "mmp-ssp.1");
  206. clk = mmp_clk_register_apmu("dfc", "pll1_4",
  207. apmu_base + APMU_DFC, 0x19b, &clk_lock);
  208. clk_register_clkdev(clk, NULL, "pxa3xx-nand.0");
  209. clk = clk_register_mux(NULL, "sdh0_mux", sdh_parent,
  210. ARRAY_SIZE(sdh_parent),
  211. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  212. apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock);
  213. clk_register_clkdev(clk, "sdh0_mux", NULL);
  214. clk = mmp_clk_register_apmu("sdh0", "sdh_mux",
  215. apmu_base + APMU_SDH0, 0x1b, &clk_lock);
  216. clk_register_clkdev(clk, NULL, "sdhci-pxa.0");
  217. clk = clk_register_mux(NULL, "sdh1_mux", sdh_parent,
  218. ARRAY_SIZE(sdh_parent),
  219. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  220. apmu_base + APMU_SDH1, 6, 1, 0, &clk_lock);
  221. clk_register_clkdev(clk, "sdh1_mux", NULL);
  222. clk = mmp_clk_register_apmu("sdh1", "sdh1_mux",
  223. apmu_base + APMU_SDH1, 0x1b, &clk_lock);
  224. clk_register_clkdev(clk, NULL, "sdhci-pxa.1");
  225. clk = mmp_clk_register_apmu("usb", "usb_pll",
  226. apmu_base + APMU_USB, 0x9, &clk_lock);
  227. clk_register_clkdev(clk, "usb_clk", NULL);
  228. clk = mmp_clk_register_apmu("sph", "usb_pll",
  229. apmu_base + APMU_USB, 0x12, &clk_lock);
  230. clk_register_clkdev(clk, "sph_clk", NULL);
  231. clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
  232. ARRAY_SIZE(disp_parent),
  233. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  234. apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock);
  235. clk_register_clkdev(clk, "disp_mux.0", NULL);
  236. clk = mmp_clk_register_apmu("disp0", "disp0_mux",
  237. apmu_base + APMU_DISP0, 0x1b, &clk_lock);
  238. clk_register_clkdev(clk, NULL, "mmp-disp.0");
  239. clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
  240. ARRAY_SIZE(ccic_parent),
  241. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  242. apmu_base + APMU_CCIC0, 6, 1, 0, &clk_lock);
  243. clk_register_clkdev(clk, "ccic_mux.0", NULL);
  244. clk = mmp_clk_register_apmu("ccic0", "ccic0_mux",
  245. apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
  246. clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
  247. clk = clk_register_mux(NULL, "ccic0_phy_mux", ccic_phy_parent,
  248. ARRAY_SIZE(ccic_phy_parent),
  249. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  250. apmu_base + APMU_CCIC0, 7, 1, 0, &clk_lock);
  251. clk_register_clkdev(clk, "ccic_phy_mux.0", NULL);
  252. clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_phy_mux",
  253. apmu_base + APMU_CCIC0, 0x24, &clk_lock);
  254. clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
  255. clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_mux",
  256. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
  257. 10, 5, 0, &clk_lock);
  258. clk_register_clkdev(clk, "sphyclk_div", NULL);
  259. clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
  260. apmu_base + APMU_CCIC0, 0x300, &clk_lock);
  261. clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
  262. }