g12a-aoclk.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Amlogic Meson-AXG Clock Controller Driver
  4. *
  5. * Copyright (c) 2016 Baylibre SAS.
  6. * Author: Michael Turquette <[email protected]>
  7. *
  8. * Copyright (c) 2019 Baylibre SAS.
  9. * Author: Neil Armstrong <[email protected]>
  10. */
  11. #include <linux/clk-provider.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/reset-controller.h>
  14. #include <linux/mfd/syscon.h>
  15. #include <linux/module.h>
  16. #include "meson-aoclk.h"
  17. #include "g12a-aoclk.h"
  18. #include "clk-regmap.h"
  19. #include "clk-dualdiv.h"
  20. /*
  21. * AO Configuration Clock registers offsets
  22. * Register offsets from the data sheet must be multiplied by 4.
  23. */
  24. #define AO_RTI_STATUS_REG3 0x0C
  25. #define AO_RTI_PWR_CNTL_REG0 0x10
  26. #define AO_RTI_GEN_CNTL_REG0 0x40
  27. #define AO_CLK_GATE0 0x4c
  28. #define AO_CLK_GATE0_SP 0x50
  29. #define AO_OSCIN_CNTL 0x58
  30. #define AO_CEC_CLK_CNTL_REG0 0x74
  31. #define AO_CEC_CLK_CNTL_REG1 0x78
  32. #define AO_SAR_CLK 0x90
  33. #define AO_RTC_ALT_CLK_CNTL0 0x94
  34. #define AO_RTC_ALT_CLK_CNTL1 0x98
  35. /*
  36. * Like every other peripheral clock gate in Amlogic Clock drivers,
  37. * we are using CLK_IGNORE_UNUSED here, so we keep the state of the
  38. * bootloader. The goal is to remove this flag at some point.
  39. * Actually removing it will require some extensive test to be done safely.
  40. */
  41. #define AXG_AO_GATE(_name, _reg, _bit) \
  42. static struct clk_regmap g12a_aoclk_##_name = { \
  43. .data = &(struct clk_regmap_gate_data) { \
  44. .offset = (_reg), \
  45. .bit_idx = (_bit), \
  46. }, \
  47. .hw.init = &(struct clk_init_data) { \
  48. .name = "g12a_ao_" #_name, \
  49. .ops = &clk_regmap_gate_ops, \
  50. .parent_data = &(const struct clk_parent_data) { \
  51. .fw_name = "mpeg-clk", \
  52. }, \
  53. .num_parents = 1, \
  54. .flags = CLK_IGNORE_UNUSED, \
  55. }, \
  56. }
  57. AXG_AO_GATE(ahb, AO_CLK_GATE0, 0);
  58. AXG_AO_GATE(ir_in, AO_CLK_GATE0, 1);
  59. AXG_AO_GATE(i2c_m0, AO_CLK_GATE0, 2);
  60. AXG_AO_GATE(i2c_s0, AO_CLK_GATE0, 3);
  61. AXG_AO_GATE(uart, AO_CLK_GATE0, 4);
  62. AXG_AO_GATE(prod_i2c, AO_CLK_GATE0, 5);
  63. AXG_AO_GATE(uart2, AO_CLK_GATE0, 6);
  64. AXG_AO_GATE(ir_out, AO_CLK_GATE0, 7);
  65. AXG_AO_GATE(saradc, AO_CLK_GATE0, 8);
  66. AXG_AO_GATE(mailbox, AO_CLK_GATE0_SP, 0);
  67. AXG_AO_GATE(m3, AO_CLK_GATE0_SP, 1);
  68. AXG_AO_GATE(ahb_sram, AO_CLK_GATE0_SP, 2);
  69. AXG_AO_GATE(rti, AO_CLK_GATE0_SP, 3);
  70. AXG_AO_GATE(m4_fclk, AO_CLK_GATE0_SP, 4);
  71. AXG_AO_GATE(m4_hclk, AO_CLK_GATE0_SP, 5);
  72. static struct clk_regmap g12a_aoclk_cts_oscin = {
  73. .data = &(struct clk_regmap_gate_data){
  74. .offset = AO_RTI_PWR_CNTL_REG0,
  75. .bit_idx = 14,
  76. },
  77. .hw.init = &(struct clk_init_data){
  78. .name = "cts_oscin",
  79. .ops = &clk_regmap_gate_ro_ops,
  80. .parent_data = &(const struct clk_parent_data) {
  81. .fw_name = "xtal",
  82. },
  83. .num_parents = 1,
  84. },
  85. };
  86. static const struct meson_clk_dualdiv_param g12a_32k_div_table[] = {
  87. {
  88. .dual = 1,
  89. .n1 = 733,
  90. .m1 = 8,
  91. .n2 = 732,
  92. .m2 = 11,
  93. }, {}
  94. };
  95. /* 32k_by_oscin clock */
  96. static struct clk_regmap g12a_aoclk_32k_by_oscin_pre = {
  97. .data = &(struct clk_regmap_gate_data){
  98. .offset = AO_RTC_ALT_CLK_CNTL0,
  99. .bit_idx = 31,
  100. },
  101. .hw.init = &(struct clk_init_data){
  102. .name = "g12a_ao_32k_by_oscin_pre",
  103. .ops = &clk_regmap_gate_ops,
  104. .parent_hws = (const struct clk_hw *[]) {
  105. &g12a_aoclk_cts_oscin.hw
  106. },
  107. .num_parents = 1,
  108. },
  109. };
  110. static struct clk_regmap g12a_aoclk_32k_by_oscin_div = {
  111. .data = &(struct meson_clk_dualdiv_data){
  112. .n1 = {
  113. .reg_off = AO_RTC_ALT_CLK_CNTL0,
  114. .shift = 0,
  115. .width = 12,
  116. },
  117. .n2 = {
  118. .reg_off = AO_RTC_ALT_CLK_CNTL0,
  119. .shift = 12,
  120. .width = 12,
  121. },
  122. .m1 = {
  123. .reg_off = AO_RTC_ALT_CLK_CNTL1,
  124. .shift = 0,
  125. .width = 12,
  126. },
  127. .m2 = {
  128. .reg_off = AO_RTC_ALT_CLK_CNTL1,
  129. .shift = 12,
  130. .width = 12,
  131. },
  132. .dual = {
  133. .reg_off = AO_RTC_ALT_CLK_CNTL0,
  134. .shift = 28,
  135. .width = 1,
  136. },
  137. .table = g12a_32k_div_table,
  138. },
  139. .hw.init = &(struct clk_init_data){
  140. .name = "g12a_ao_32k_by_oscin_div",
  141. .ops = &meson_clk_dualdiv_ops,
  142. .parent_hws = (const struct clk_hw *[]) {
  143. &g12a_aoclk_32k_by_oscin_pre.hw
  144. },
  145. .num_parents = 1,
  146. },
  147. };
  148. static struct clk_regmap g12a_aoclk_32k_by_oscin_sel = {
  149. .data = &(struct clk_regmap_mux_data) {
  150. .offset = AO_RTC_ALT_CLK_CNTL1,
  151. .mask = 0x1,
  152. .shift = 24,
  153. .flags = CLK_MUX_ROUND_CLOSEST,
  154. },
  155. .hw.init = &(struct clk_init_data){
  156. .name = "g12a_ao_32k_by_oscin_sel",
  157. .ops = &clk_regmap_mux_ops,
  158. .parent_hws = (const struct clk_hw *[]) {
  159. &g12a_aoclk_32k_by_oscin_div.hw,
  160. &g12a_aoclk_32k_by_oscin_pre.hw,
  161. },
  162. .num_parents = 2,
  163. .flags = CLK_SET_RATE_PARENT,
  164. },
  165. };
  166. static struct clk_regmap g12a_aoclk_32k_by_oscin = {
  167. .data = &(struct clk_regmap_gate_data){
  168. .offset = AO_RTC_ALT_CLK_CNTL0,
  169. .bit_idx = 30,
  170. },
  171. .hw.init = &(struct clk_init_data){
  172. .name = "g12a_ao_32k_by_oscin",
  173. .ops = &clk_regmap_gate_ops,
  174. .parent_hws = (const struct clk_hw *[]) {
  175. &g12a_aoclk_32k_by_oscin_sel.hw
  176. },
  177. .num_parents = 1,
  178. .flags = CLK_SET_RATE_PARENT,
  179. },
  180. };
  181. /* cec clock */
  182. static struct clk_regmap g12a_aoclk_cec_pre = {
  183. .data = &(struct clk_regmap_gate_data){
  184. .offset = AO_CEC_CLK_CNTL_REG0,
  185. .bit_idx = 31,
  186. },
  187. .hw.init = &(struct clk_init_data){
  188. .name = "g12a_ao_cec_pre",
  189. .ops = &clk_regmap_gate_ops,
  190. .parent_hws = (const struct clk_hw *[]) {
  191. &g12a_aoclk_cts_oscin.hw
  192. },
  193. .num_parents = 1,
  194. },
  195. };
  196. static struct clk_regmap g12a_aoclk_cec_div = {
  197. .data = &(struct meson_clk_dualdiv_data){
  198. .n1 = {
  199. .reg_off = AO_CEC_CLK_CNTL_REG0,
  200. .shift = 0,
  201. .width = 12,
  202. },
  203. .n2 = {
  204. .reg_off = AO_CEC_CLK_CNTL_REG0,
  205. .shift = 12,
  206. .width = 12,
  207. },
  208. .m1 = {
  209. .reg_off = AO_CEC_CLK_CNTL_REG1,
  210. .shift = 0,
  211. .width = 12,
  212. },
  213. .m2 = {
  214. .reg_off = AO_CEC_CLK_CNTL_REG1,
  215. .shift = 12,
  216. .width = 12,
  217. },
  218. .dual = {
  219. .reg_off = AO_CEC_CLK_CNTL_REG0,
  220. .shift = 28,
  221. .width = 1,
  222. },
  223. .table = g12a_32k_div_table,
  224. },
  225. .hw.init = &(struct clk_init_data){
  226. .name = "g12a_ao_cec_div",
  227. .ops = &meson_clk_dualdiv_ops,
  228. .parent_hws = (const struct clk_hw *[]) {
  229. &g12a_aoclk_cec_pre.hw
  230. },
  231. .num_parents = 1,
  232. },
  233. };
  234. static struct clk_regmap g12a_aoclk_cec_sel = {
  235. .data = &(struct clk_regmap_mux_data) {
  236. .offset = AO_CEC_CLK_CNTL_REG1,
  237. .mask = 0x1,
  238. .shift = 24,
  239. .flags = CLK_MUX_ROUND_CLOSEST,
  240. },
  241. .hw.init = &(struct clk_init_data){
  242. .name = "g12a_ao_cec_sel",
  243. .ops = &clk_regmap_mux_ops,
  244. .parent_hws = (const struct clk_hw *[]) {
  245. &g12a_aoclk_cec_div.hw,
  246. &g12a_aoclk_cec_pre.hw,
  247. },
  248. .num_parents = 2,
  249. .flags = CLK_SET_RATE_PARENT,
  250. },
  251. };
  252. static struct clk_regmap g12a_aoclk_cec = {
  253. .data = &(struct clk_regmap_gate_data){
  254. .offset = AO_CEC_CLK_CNTL_REG0,
  255. .bit_idx = 30,
  256. },
  257. .hw.init = &(struct clk_init_data){
  258. .name = "g12a_ao_cec",
  259. .ops = &clk_regmap_gate_ops,
  260. .parent_hws = (const struct clk_hw *[]) {
  261. &g12a_aoclk_cec_sel.hw
  262. },
  263. .num_parents = 1,
  264. .flags = CLK_SET_RATE_PARENT,
  265. },
  266. };
  267. static struct clk_regmap g12a_aoclk_cts_rtc_oscin = {
  268. .data = &(struct clk_regmap_mux_data) {
  269. .offset = AO_RTI_PWR_CNTL_REG0,
  270. .mask = 0x1,
  271. .shift = 10,
  272. .flags = CLK_MUX_ROUND_CLOSEST,
  273. },
  274. .hw.init = &(struct clk_init_data){
  275. .name = "g12a_ao_cts_rtc_oscin",
  276. .ops = &clk_regmap_mux_ops,
  277. .parent_data = (const struct clk_parent_data []) {
  278. { .hw = &g12a_aoclk_32k_by_oscin.hw },
  279. { .fw_name = "ext-32k-0", },
  280. },
  281. .num_parents = 2,
  282. .flags = CLK_SET_RATE_PARENT,
  283. },
  284. };
  285. static struct clk_regmap g12a_aoclk_clk81 = {
  286. .data = &(struct clk_regmap_mux_data) {
  287. .offset = AO_RTI_PWR_CNTL_REG0,
  288. .mask = 0x1,
  289. .shift = 8,
  290. .flags = CLK_MUX_ROUND_CLOSEST,
  291. },
  292. .hw.init = &(struct clk_init_data){
  293. .name = "g12a_ao_clk81",
  294. .ops = &clk_regmap_mux_ro_ops,
  295. .parent_data = (const struct clk_parent_data []) {
  296. { .fw_name = "mpeg-clk", },
  297. { .hw = &g12a_aoclk_cts_rtc_oscin.hw },
  298. },
  299. .num_parents = 2,
  300. .flags = CLK_SET_RATE_PARENT,
  301. },
  302. };
  303. static struct clk_regmap g12a_aoclk_saradc_mux = {
  304. .data = &(struct clk_regmap_mux_data) {
  305. .offset = AO_SAR_CLK,
  306. .mask = 0x3,
  307. .shift = 9,
  308. },
  309. .hw.init = &(struct clk_init_data){
  310. .name = "g12a_ao_saradc_mux",
  311. .ops = &clk_regmap_mux_ops,
  312. .parent_data = (const struct clk_parent_data []) {
  313. { .fw_name = "xtal", },
  314. { .hw = &g12a_aoclk_clk81.hw },
  315. },
  316. .num_parents = 2,
  317. },
  318. };
  319. static struct clk_regmap g12a_aoclk_saradc_div = {
  320. .data = &(struct clk_regmap_div_data) {
  321. .offset = AO_SAR_CLK,
  322. .shift = 0,
  323. .width = 8,
  324. },
  325. .hw.init = &(struct clk_init_data){
  326. .name = "g12a_ao_saradc_div",
  327. .ops = &clk_regmap_divider_ops,
  328. .parent_hws = (const struct clk_hw *[]) {
  329. &g12a_aoclk_saradc_mux.hw
  330. },
  331. .num_parents = 1,
  332. .flags = CLK_SET_RATE_PARENT,
  333. },
  334. };
  335. static struct clk_regmap g12a_aoclk_saradc_gate = {
  336. .data = &(struct clk_regmap_gate_data) {
  337. .offset = AO_SAR_CLK,
  338. .bit_idx = 8,
  339. },
  340. .hw.init = &(struct clk_init_data){
  341. .name = "g12a_ao_saradc_gate",
  342. .ops = &clk_regmap_gate_ops,
  343. .parent_hws = (const struct clk_hw *[]) {
  344. &g12a_aoclk_saradc_div.hw
  345. },
  346. .num_parents = 1,
  347. .flags = CLK_SET_RATE_PARENT,
  348. },
  349. };
  350. static const unsigned int g12a_aoclk_reset[] = {
  351. [RESET_AO_IR_IN] = 16,
  352. [RESET_AO_UART] = 17,
  353. [RESET_AO_I2C_M] = 18,
  354. [RESET_AO_I2C_S] = 19,
  355. [RESET_AO_SAR_ADC] = 20,
  356. [RESET_AO_UART2] = 22,
  357. [RESET_AO_IR_OUT] = 23,
  358. };
  359. static struct clk_regmap *g12a_aoclk_regmap[] = {
  360. &g12a_aoclk_ahb,
  361. &g12a_aoclk_ir_in,
  362. &g12a_aoclk_i2c_m0,
  363. &g12a_aoclk_i2c_s0,
  364. &g12a_aoclk_uart,
  365. &g12a_aoclk_prod_i2c,
  366. &g12a_aoclk_uart2,
  367. &g12a_aoclk_ir_out,
  368. &g12a_aoclk_saradc,
  369. &g12a_aoclk_mailbox,
  370. &g12a_aoclk_m3,
  371. &g12a_aoclk_ahb_sram,
  372. &g12a_aoclk_rti,
  373. &g12a_aoclk_m4_fclk,
  374. &g12a_aoclk_m4_hclk,
  375. &g12a_aoclk_cts_oscin,
  376. &g12a_aoclk_32k_by_oscin_pre,
  377. &g12a_aoclk_32k_by_oscin_div,
  378. &g12a_aoclk_32k_by_oscin_sel,
  379. &g12a_aoclk_32k_by_oscin,
  380. &g12a_aoclk_cec_pre,
  381. &g12a_aoclk_cec_div,
  382. &g12a_aoclk_cec_sel,
  383. &g12a_aoclk_cec,
  384. &g12a_aoclk_cts_rtc_oscin,
  385. &g12a_aoclk_clk81,
  386. &g12a_aoclk_saradc_mux,
  387. &g12a_aoclk_saradc_div,
  388. &g12a_aoclk_saradc_gate,
  389. };
  390. static const struct clk_hw_onecell_data g12a_aoclk_onecell_data = {
  391. .hws = {
  392. [CLKID_AO_AHB] = &g12a_aoclk_ahb.hw,
  393. [CLKID_AO_IR_IN] = &g12a_aoclk_ir_in.hw,
  394. [CLKID_AO_I2C_M0] = &g12a_aoclk_i2c_m0.hw,
  395. [CLKID_AO_I2C_S0] = &g12a_aoclk_i2c_s0.hw,
  396. [CLKID_AO_UART] = &g12a_aoclk_uart.hw,
  397. [CLKID_AO_PROD_I2C] = &g12a_aoclk_prod_i2c.hw,
  398. [CLKID_AO_UART2] = &g12a_aoclk_uart2.hw,
  399. [CLKID_AO_IR_OUT] = &g12a_aoclk_ir_out.hw,
  400. [CLKID_AO_SAR_ADC] = &g12a_aoclk_saradc.hw,
  401. [CLKID_AO_MAILBOX] = &g12a_aoclk_mailbox.hw,
  402. [CLKID_AO_M3] = &g12a_aoclk_m3.hw,
  403. [CLKID_AO_AHB_SRAM] = &g12a_aoclk_ahb_sram.hw,
  404. [CLKID_AO_RTI] = &g12a_aoclk_rti.hw,
  405. [CLKID_AO_M4_FCLK] = &g12a_aoclk_m4_fclk.hw,
  406. [CLKID_AO_M4_HCLK] = &g12a_aoclk_m4_hclk.hw,
  407. [CLKID_AO_CLK81] = &g12a_aoclk_clk81.hw,
  408. [CLKID_AO_SAR_ADC_SEL] = &g12a_aoclk_saradc_mux.hw,
  409. [CLKID_AO_SAR_ADC_DIV] = &g12a_aoclk_saradc_div.hw,
  410. [CLKID_AO_SAR_ADC_CLK] = &g12a_aoclk_saradc_gate.hw,
  411. [CLKID_AO_CTS_OSCIN] = &g12a_aoclk_cts_oscin.hw,
  412. [CLKID_AO_32K_PRE] = &g12a_aoclk_32k_by_oscin_pre.hw,
  413. [CLKID_AO_32K_DIV] = &g12a_aoclk_32k_by_oscin_div.hw,
  414. [CLKID_AO_32K_SEL] = &g12a_aoclk_32k_by_oscin_sel.hw,
  415. [CLKID_AO_32K] = &g12a_aoclk_32k_by_oscin.hw,
  416. [CLKID_AO_CEC_PRE] = &g12a_aoclk_cec_pre.hw,
  417. [CLKID_AO_CEC_DIV] = &g12a_aoclk_cec_div.hw,
  418. [CLKID_AO_CEC_SEL] = &g12a_aoclk_cec_sel.hw,
  419. [CLKID_AO_CEC] = &g12a_aoclk_cec.hw,
  420. [CLKID_AO_CTS_RTC_OSCIN] = &g12a_aoclk_cts_rtc_oscin.hw,
  421. },
  422. .num = NR_CLKS,
  423. };
  424. static const struct meson_aoclk_data g12a_aoclkc_data = {
  425. .reset_reg = AO_RTI_GEN_CNTL_REG0,
  426. .num_reset = ARRAY_SIZE(g12a_aoclk_reset),
  427. .reset = g12a_aoclk_reset,
  428. .num_clks = ARRAY_SIZE(g12a_aoclk_regmap),
  429. .clks = g12a_aoclk_regmap,
  430. .hw_data = &g12a_aoclk_onecell_data,
  431. };
  432. static const struct of_device_id g12a_aoclkc_match_table[] = {
  433. {
  434. .compatible = "amlogic,meson-g12a-aoclkc",
  435. .data = &g12a_aoclkc_data,
  436. },
  437. { }
  438. };
  439. MODULE_DEVICE_TABLE(of, g12a_aoclkc_match_table);
  440. static struct platform_driver g12a_aoclkc_driver = {
  441. .probe = meson_aoclkc_probe,
  442. .driver = {
  443. .name = "g12a-aoclkc",
  444. .of_match_table = g12a_aoclkc_match_table,
  445. },
  446. };
  447. module_platform_driver(g12a_aoclkc_driver);
  448. MODULE_LICENSE("GPL v2");