clk-mpll.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
  2. /*
  3. * Copyright (c) 2016 AmLogic, Inc.
  4. * Author: Michael Turquette <[email protected]>
  5. */
  6. /*
  7. * MultiPhase Locked Loops are outputs from a PLL with additional frequency
  8. * scaling capabilities. MPLL rates are calculated as:
  9. *
  10. * f(N2_integer, SDM_IN ) = 2.0G/(N2_integer + SDM_IN/16384)
  11. */
  12. #include <linux/clk-provider.h>
  13. #include <linux/module.h>
  14. #include <linux/spinlock.h>
  15. #include "clk-regmap.h"
  16. #include "clk-mpll.h"
  17. #define SDM_DEN 16384
  18. #define N2_MIN 4
  19. #define N2_MAX 511
  20. static inline struct meson_clk_mpll_data *
  21. meson_clk_mpll_data(struct clk_regmap *clk)
  22. {
  23. return (struct meson_clk_mpll_data *)clk->data;
  24. }
  25. static long rate_from_params(unsigned long parent_rate,
  26. unsigned int sdm,
  27. unsigned int n2)
  28. {
  29. unsigned long divisor = (SDM_DEN * n2) + sdm;
  30. if (n2 < N2_MIN)
  31. return -EINVAL;
  32. return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor);
  33. }
  34. static void params_from_rate(unsigned long requested_rate,
  35. unsigned long parent_rate,
  36. unsigned int *sdm,
  37. unsigned int *n2,
  38. u8 flags)
  39. {
  40. uint64_t div = parent_rate;
  41. uint64_t frac = do_div(div, requested_rate);
  42. frac *= SDM_DEN;
  43. if (flags & CLK_MESON_MPLL_ROUND_CLOSEST)
  44. *sdm = DIV_ROUND_CLOSEST_ULL(frac, requested_rate);
  45. else
  46. *sdm = DIV_ROUND_UP_ULL(frac, requested_rate);
  47. if (*sdm == SDM_DEN) {
  48. *sdm = 0;
  49. div += 1;
  50. }
  51. if (div < N2_MIN) {
  52. *n2 = N2_MIN;
  53. *sdm = 0;
  54. } else if (div > N2_MAX) {
  55. *n2 = N2_MAX;
  56. *sdm = SDM_DEN - 1;
  57. } else {
  58. *n2 = div;
  59. }
  60. }
  61. static unsigned long mpll_recalc_rate(struct clk_hw *hw,
  62. unsigned long parent_rate)
  63. {
  64. struct clk_regmap *clk = to_clk_regmap(hw);
  65. struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
  66. unsigned int sdm, n2;
  67. long rate;
  68. sdm = meson_parm_read(clk->map, &mpll->sdm);
  69. n2 = meson_parm_read(clk->map, &mpll->n2);
  70. rate = rate_from_params(parent_rate, sdm, n2);
  71. return rate < 0 ? 0 : rate;
  72. }
  73. static long mpll_round_rate(struct clk_hw *hw,
  74. unsigned long rate,
  75. unsigned long *parent_rate)
  76. {
  77. struct clk_regmap *clk = to_clk_regmap(hw);
  78. struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
  79. unsigned int sdm, n2;
  80. params_from_rate(rate, *parent_rate, &sdm, &n2, mpll->flags);
  81. return rate_from_params(*parent_rate, sdm, n2);
  82. }
  83. static int mpll_set_rate(struct clk_hw *hw,
  84. unsigned long rate,
  85. unsigned long parent_rate)
  86. {
  87. struct clk_regmap *clk = to_clk_regmap(hw);
  88. struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
  89. unsigned int sdm, n2;
  90. unsigned long flags = 0;
  91. params_from_rate(rate, parent_rate, &sdm, &n2, mpll->flags);
  92. if (mpll->lock)
  93. spin_lock_irqsave(mpll->lock, flags);
  94. else
  95. __acquire(mpll->lock);
  96. /* Set the fractional part */
  97. meson_parm_write(clk->map, &mpll->sdm, sdm);
  98. /* Set the integer divider part */
  99. meson_parm_write(clk->map, &mpll->n2, n2);
  100. if (mpll->lock)
  101. spin_unlock_irqrestore(mpll->lock, flags);
  102. else
  103. __release(mpll->lock);
  104. return 0;
  105. }
  106. static int mpll_init(struct clk_hw *hw)
  107. {
  108. struct clk_regmap *clk = to_clk_regmap(hw);
  109. struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
  110. if (mpll->init_count)
  111. regmap_multi_reg_write(clk->map, mpll->init_regs,
  112. mpll->init_count);
  113. /* Enable the fractional part */
  114. meson_parm_write(clk->map, &mpll->sdm_en, 1);
  115. /* Set spread spectrum if possible */
  116. if (MESON_PARM_APPLICABLE(&mpll->ssen)) {
  117. unsigned int ss =
  118. mpll->flags & CLK_MESON_MPLL_SPREAD_SPECTRUM ? 1 : 0;
  119. meson_parm_write(clk->map, &mpll->ssen, ss);
  120. }
  121. /* Set the magic misc bit if required */
  122. if (MESON_PARM_APPLICABLE(&mpll->misc))
  123. meson_parm_write(clk->map, &mpll->misc, 1);
  124. return 0;
  125. }
  126. const struct clk_ops meson_clk_mpll_ro_ops = {
  127. .recalc_rate = mpll_recalc_rate,
  128. .round_rate = mpll_round_rate,
  129. };
  130. EXPORT_SYMBOL_GPL(meson_clk_mpll_ro_ops);
  131. const struct clk_ops meson_clk_mpll_ops = {
  132. .recalc_rate = mpll_recalc_rate,
  133. .round_rate = mpll_round_rate,
  134. .set_rate = mpll_set_rate,
  135. .init = mpll_init,
  136. };
  137. EXPORT_SYMBOL_GPL(meson_clk_mpll_ops);
  138. MODULE_DESCRIPTION("Amlogic MPLL driver");
  139. MODULE_AUTHOR("Michael Turquette <[email protected]>");
  140. MODULE_LICENSE("GPL v2");