axg-audio.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. /*
  3. * Copyright (c) 2018 BayLibre, SAS.
  4. * Author: Jerome Brunet <[email protected]>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/init.h>
  9. #include <linux/of_device.h>
  10. #include <linux/module.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset.h>
  14. #include <linux/reset-controller.h>
  15. #include <linux/slab.h>
  16. #include "axg-audio.h"
  17. #include "clk-regmap.h"
  18. #include "clk-phase.h"
  19. #include "sclk-div.h"
  20. #define AUD_GATE(_name, _reg, _bit, _pname, _iflags) { \
  21. .data = &(struct clk_regmap_gate_data){ \
  22. .offset = (_reg), \
  23. .bit_idx = (_bit), \
  24. }, \
  25. .hw.init = &(struct clk_init_data) { \
  26. .name = "aud_"#_name, \
  27. .ops = &clk_regmap_gate_ops, \
  28. .parent_names = (const char *[]){ #_pname }, \
  29. .num_parents = 1, \
  30. .flags = CLK_DUTY_CYCLE_PARENT | (_iflags), \
  31. }, \
  32. }
  33. #define AUD_MUX(_name, _reg, _mask, _shift, _dflags, _pdata, _iflags) { \
  34. .data = &(struct clk_regmap_mux_data){ \
  35. .offset = (_reg), \
  36. .mask = (_mask), \
  37. .shift = (_shift), \
  38. .flags = (_dflags), \
  39. }, \
  40. .hw.init = &(struct clk_init_data){ \
  41. .name = "aud_"#_name, \
  42. .ops = &clk_regmap_mux_ops, \
  43. .parent_data = _pdata, \
  44. .num_parents = ARRAY_SIZE(_pdata), \
  45. .flags = CLK_DUTY_CYCLE_PARENT | (_iflags), \
  46. }, \
  47. }
  48. #define AUD_DIV(_name, _reg, _shift, _width, _dflags, _pname, _iflags) { \
  49. .data = &(struct clk_regmap_div_data){ \
  50. .offset = (_reg), \
  51. .shift = (_shift), \
  52. .width = (_width), \
  53. .flags = (_dflags), \
  54. }, \
  55. .hw.init = &(struct clk_init_data){ \
  56. .name = "aud_"#_name, \
  57. .ops = &clk_regmap_divider_ops, \
  58. .parent_names = (const char *[]){ #_pname }, \
  59. .num_parents = 1, \
  60. .flags = (_iflags), \
  61. }, \
  62. }
  63. #define AUD_PCLK_GATE(_name, _reg, _bit) { \
  64. .data = &(struct clk_regmap_gate_data){ \
  65. .offset = (_reg), \
  66. .bit_idx = (_bit), \
  67. }, \
  68. .hw.init = &(struct clk_init_data) { \
  69. .name = "aud_"#_name, \
  70. .ops = &clk_regmap_gate_ops, \
  71. .parent_names = (const char *[]){ "aud_top" }, \
  72. .num_parents = 1, \
  73. }, \
  74. }
  75. #define AUD_SCLK_DIV(_name, _reg, _div_shift, _div_width, \
  76. _hi_shift, _hi_width, _pname, _iflags) { \
  77. .data = &(struct meson_sclk_div_data) { \
  78. .div = { \
  79. .reg_off = (_reg), \
  80. .shift = (_div_shift), \
  81. .width = (_div_width), \
  82. }, \
  83. .hi = { \
  84. .reg_off = (_reg), \
  85. .shift = (_hi_shift), \
  86. .width = (_hi_width), \
  87. }, \
  88. }, \
  89. .hw.init = &(struct clk_init_data) { \
  90. .name = "aud_"#_name, \
  91. .ops = &meson_sclk_div_ops, \
  92. .parent_names = (const char *[]){ #_pname }, \
  93. .num_parents = 1, \
  94. .flags = (_iflags), \
  95. }, \
  96. }
  97. #define AUD_TRIPHASE(_name, _reg, _width, _shift0, _shift1, _shift2, \
  98. _pname, _iflags) { \
  99. .data = &(struct meson_clk_triphase_data) { \
  100. .ph0 = { \
  101. .reg_off = (_reg), \
  102. .shift = (_shift0), \
  103. .width = (_width), \
  104. }, \
  105. .ph1 = { \
  106. .reg_off = (_reg), \
  107. .shift = (_shift1), \
  108. .width = (_width), \
  109. }, \
  110. .ph2 = { \
  111. .reg_off = (_reg), \
  112. .shift = (_shift2), \
  113. .width = (_width), \
  114. }, \
  115. }, \
  116. .hw.init = &(struct clk_init_data) { \
  117. .name = "aud_"#_name, \
  118. .ops = &meson_clk_triphase_ops, \
  119. .parent_names = (const char *[]){ #_pname }, \
  120. .num_parents = 1, \
  121. .flags = CLK_DUTY_CYCLE_PARENT | (_iflags), \
  122. }, \
  123. }
  124. #define AUD_PHASE(_name, _reg, _width, _shift, _pname, _iflags) { \
  125. .data = &(struct meson_clk_phase_data) { \
  126. .ph = { \
  127. .reg_off = (_reg), \
  128. .shift = (_shift), \
  129. .width = (_width), \
  130. }, \
  131. }, \
  132. .hw.init = &(struct clk_init_data) { \
  133. .name = "aud_"#_name, \
  134. .ops = &meson_clk_phase_ops, \
  135. .parent_names = (const char *[]){ #_pname }, \
  136. .num_parents = 1, \
  137. .flags = (_iflags), \
  138. }, \
  139. }
  140. #define AUD_SCLK_WS(_name, _reg, _width, _shift_ph, _shift_ws, _pname, \
  141. _iflags) { \
  142. .data = &(struct meson_sclk_ws_inv_data) { \
  143. .ph = { \
  144. .reg_off = (_reg), \
  145. .shift = (_shift_ph), \
  146. .width = (_width), \
  147. }, \
  148. .ws = { \
  149. .reg_off = (_reg), \
  150. .shift = (_shift_ws), \
  151. .width = (_width), \
  152. }, \
  153. }, \
  154. .hw.init = &(struct clk_init_data) { \
  155. .name = "aud_"#_name, \
  156. .ops = &meson_clk_phase_ops, \
  157. .parent_names = (const char *[]){ #_pname }, \
  158. .num_parents = 1, \
  159. .flags = (_iflags), \
  160. }, \
  161. }
  162. /* Audio Master Clocks */
  163. static const struct clk_parent_data mst_mux_parent_data[] = {
  164. { .fw_name = "mst_in0", },
  165. { .fw_name = "mst_in1", },
  166. { .fw_name = "mst_in2", },
  167. { .fw_name = "mst_in3", },
  168. { .fw_name = "mst_in4", },
  169. { .fw_name = "mst_in5", },
  170. { .fw_name = "mst_in6", },
  171. { .fw_name = "mst_in7", },
  172. };
  173. #define AUD_MST_MUX(_name, _reg, _flag) \
  174. AUD_MUX(_name##_sel, _reg, 0x7, 24, _flag, \
  175. mst_mux_parent_data, 0)
  176. #define AUD_MST_DIV(_name, _reg, _flag) \
  177. AUD_DIV(_name##_div, _reg, 0, 16, _flag, \
  178. aud_##_name##_sel, CLK_SET_RATE_PARENT)
  179. #define AUD_MST_MCLK_GATE(_name, _reg) \
  180. AUD_GATE(_name, _reg, 31, aud_##_name##_div, \
  181. CLK_SET_RATE_PARENT)
  182. #define AUD_MST_MCLK_MUX(_name, _reg) \
  183. AUD_MST_MUX(_name, _reg, CLK_MUX_ROUND_CLOSEST)
  184. #define AUD_MST_MCLK_DIV(_name, _reg) \
  185. AUD_MST_DIV(_name, _reg, CLK_DIVIDER_ROUND_CLOSEST)
  186. #define AUD_MST_SYS_MUX(_name, _reg) \
  187. AUD_MST_MUX(_name, _reg, 0)
  188. #define AUD_MST_SYS_DIV(_name, _reg) \
  189. AUD_MST_DIV(_name, _reg, 0)
  190. /* Sample Clocks */
  191. #define AUD_MST_SCLK_PRE_EN(_name, _reg) \
  192. AUD_GATE(mst_##_name##_sclk_pre_en, _reg, 31, \
  193. aud_mst_##_name##_mclk, 0)
  194. #define AUD_MST_SCLK_DIV(_name, _reg) \
  195. AUD_SCLK_DIV(mst_##_name##_sclk_div, _reg, 20, 10, 0, 0, \
  196. aud_mst_##_name##_sclk_pre_en, \
  197. CLK_SET_RATE_PARENT)
  198. #define AUD_MST_SCLK_POST_EN(_name, _reg) \
  199. AUD_GATE(mst_##_name##_sclk_post_en, _reg, 30, \
  200. aud_mst_##_name##_sclk_div, CLK_SET_RATE_PARENT)
  201. #define AUD_MST_SCLK(_name, _reg) \
  202. AUD_TRIPHASE(mst_##_name##_sclk, _reg, 1, 0, 2, 4, \
  203. aud_mst_##_name##_sclk_post_en, CLK_SET_RATE_PARENT)
  204. #define AUD_MST_LRCLK_DIV(_name, _reg) \
  205. AUD_SCLK_DIV(mst_##_name##_lrclk_div, _reg, 0, 10, 10, 10, \
  206. aud_mst_##_name##_sclk_post_en, 0)
  207. #define AUD_MST_LRCLK(_name, _reg) \
  208. AUD_TRIPHASE(mst_##_name##_lrclk, _reg, 1, 1, 3, 5, \
  209. aud_mst_##_name##_lrclk_div, CLK_SET_RATE_PARENT)
  210. /* TDM bit clock sources */
  211. static const struct clk_parent_data tdm_sclk_parent_data[] = {
  212. { .name = "aud_mst_a_sclk", .index = -1, },
  213. { .name = "aud_mst_b_sclk", .index = -1, },
  214. { .name = "aud_mst_c_sclk", .index = -1, },
  215. { .name = "aud_mst_d_sclk", .index = -1, },
  216. { .name = "aud_mst_e_sclk", .index = -1, },
  217. { .name = "aud_mst_f_sclk", .index = -1, },
  218. { .fw_name = "slv_sclk0", },
  219. { .fw_name = "slv_sclk1", },
  220. { .fw_name = "slv_sclk2", },
  221. { .fw_name = "slv_sclk3", },
  222. { .fw_name = "slv_sclk4", },
  223. { .fw_name = "slv_sclk5", },
  224. { .fw_name = "slv_sclk6", },
  225. { .fw_name = "slv_sclk7", },
  226. { .fw_name = "slv_sclk8", },
  227. { .fw_name = "slv_sclk9", },
  228. };
  229. /* TDM sample clock sources */
  230. static const struct clk_parent_data tdm_lrclk_parent_data[] = {
  231. { .name = "aud_mst_a_lrclk", .index = -1, },
  232. { .name = "aud_mst_b_lrclk", .index = -1, },
  233. { .name = "aud_mst_c_lrclk", .index = -1, },
  234. { .name = "aud_mst_d_lrclk", .index = -1, },
  235. { .name = "aud_mst_e_lrclk", .index = -1, },
  236. { .name = "aud_mst_f_lrclk", .index = -1, },
  237. { .fw_name = "slv_lrclk0", },
  238. { .fw_name = "slv_lrclk1", },
  239. { .fw_name = "slv_lrclk2", },
  240. { .fw_name = "slv_lrclk3", },
  241. { .fw_name = "slv_lrclk4", },
  242. { .fw_name = "slv_lrclk5", },
  243. { .fw_name = "slv_lrclk6", },
  244. { .fw_name = "slv_lrclk7", },
  245. { .fw_name = "slv_lrclk8", },
  246. { .fw_name = "slv_lrclk9", },
  247. };
  248. #define AUD_TDM_SCLK_MUX(_name, _reg) \
  249. AUD_MUX(tdm##_name##_sclk_sel, _reg, 0xf, 24, \
  250. CLK_MUX_ROUND_CLOSEST, tdm_sclk_parent_data, 0)
  251. #define AUD_TDM_SCLK_PRE_EN(_name, _reg) \
  252. AUD_GATE(tdm##_name##_sclk_pre_en, _reg, 31, \
  253. aud_tdm##_name##_sclk_sel, CLK_SET_RATE_PARENT)
  254. #define AUD_TDM_SCLK_POST_EN(_name, _reg) \
  255. AUD_GATE(tdm##_name##_sclk_post_en, _reg, 30, \
  256. aud_tdm##_name##_sclk_pre_en, CLK_SET_RATE_PARENT)
  257. #define AUD_TDM_SCLK(_name, _reg) \
  258. AUD_PHASE(tdm##_name##_sclk, _reg, 1, 29, \
  259. aud_tdm##_name##_sclk_post_en, \
  260. CLK_DUTY_CYCLE_PARENT | CLK_SET_RATE_PARENT)
  261. #define AUD_TDM_SCLK_WS(_name, _reg) \
  262. AUD_SCLK_WS(tdm##_name##_sclk, _reg, 1, 29, 28, \
  263. aud_tdm##_name##_sclk_post_en, \
  264. CLK_DUTY_CYCLE_PARENT | CLK_SET_RATE_PARENT)
  265. #define AUD_TDM_LRLCK(_name, _reg) \
  266. AUD_MUX(tdm##_name##_lrclk, _reg, 0xf, 20, \
  267. CLK_MUX_ROUND_CLOSEST, tdm_lrclk_parent_data, 0)
  268. /* Pad master clock sources */
  269. static const struct clk_parent_data mclk_pad_ctrl_parent_data[] = {
  270. { .name = "aud_mst_a_mclk", .index = -1, },
  271. { .name = "aud_mst_b_mclk", .index = -1, },
  272. { .name = "aud_mst_c_mclk", .index = -1, },
  273. { .name = "aud_mst_d_mclk", .index = -1, },
  274. { .name = "aud_mst_e_mclk", .index = -1, },
  275. { .name = "aud_mst_f_mclk", .index = -1, },
  276. };
  277. /* Pad bit clock sources */
  278. static const struct clk_parent_data sclk_pad_ctrl_parent_data[] = {
  279. { .name = "aud_mst_a_sclk", .index = -1, },
  280. { .name = "aud_mst_b_sclk", .index = -1, },
  281. { .name = "aud_mst_c_sclk", .index = -1, },
  282. { .name = "aud_mst_d_sclk", .index = -1, },
  283. { .name = "aud_mst_e_sclk", .index = -1, },
  284. { .name = "aud_mst_f_sclk", .index = -1, },
  285. };
  286. /* Pad sample clock sources */
  287. static const struct clk_parent_data lrclk_pad_ctrl_parent_data[] = {
  288. { .name = "aud_mst_a_lrclk", .index = -1, },
  289. { .name = "aud_mst_b_lrclk", .index = -1, },
  290. { .name = "aud_mst_c_lrclk", .index = -1, },
  291. { .name = "aud_mst_d_lrclk", .index = -1, },
  292. { .name = "aud_mst_e_lrclk", .index = -1, },
  293. { .name = "aud_mst_f_lrclk", .index = -1, },
  294. };
  295. #define AUD_TDM_PAD_CTRL(_name, _reg, _shift, _parents) \
  296. AUD_MUX(_name, _reg, 0x7, _shift, 0, _parents, \
  297. CLK_SET_RATE_NO_REPARENT)
  298. /* Common Clocks */
  299. static struct clk_regmap ddr_arb =
  300. AUD_PCLK_GATE(ddr_arb, AUDIO_CLK_GATE_EN, 0);
  301. static struct clk_regmap pdm =
  302. AUD_PCLK_GATE(pdm, AUDIO_CLK_GATE_EN, 1);
  303. static struct clk_regmap tdmin_a =
  304. AUD_PCLK_GATE(tdmin_a, AUDIO_CLK_GATE_EN, 2);
  305. static struct clk_regmap tdmin_b =
  306. AUD_PCLK_GATE(tdmin_b, AUDIO_CLK_GATE_EN, 3);
  307. static struct clk_regmap tdmin_c =
  308. AUD_PCLK_GATE(tdmin_c, AUDIO_CLK_GATE_EN, 4);
  309. static struct clk_regmap tdmin_lb =
  310. AUD_PCLK_GATE(tdmin_lb, AUDIO_CLK_GATE_EN, 5);
  311. static struct clk_regmap tdmout_a =
  312. AUD_PCLK_GATE(tdmout_a, AUDIO_CLK_GATE_EN, 6);
  313. static struct clk_regmap tdmout_b =
  314. AUD_PCLK_GATE(tdmout_b, AUDIO_CLK_GATE_EN, 7);
  315. static struct clk_regmap tdmout_c =
  316. AUD_PCLK_GATE(tdmout_c, AUDIO_CLK_GATE_EN, 8);
  317. static struct clk_regmap frddr_a =
  318. AUD_PCLK_GATE(frddr_a, AUDIO_CLK_GATE_EN, 9);
  319. static struct clk_regmap frddr_b =
  320. AUD_PCLK_GATE(frddr_b, AUDIO_CLK_GATE_EN, 10);
  321. static struct clk_regmap frddr_c =
  322. AUD_PCLK_GATE(frddr_c, AUDIO_CLK_GATE_EN, 11);
  323. static struct clk_regmap toddr_a =
  324. AUD_PCLK_GATE(toddr_a, AUDIO_CLK_GATE_EN, 12);
  325. static struct clk_regmap toddr_b =
  326. AUD_PCLK_GATE(toddr_b, AUDIO_CLK_GATE_EN, 13);
  327. static struct clk_regmap toddr_c =
  328. AUD_PCLK_GATE(toddr_c, AUDIO_CLK_GATE_EN, 14);
  329. static struct clk_regmap loopback =
  330. AUD_PCLK_GATE(loopback, AUDIO_CLK_GATE_EN, 15);
  331. static struct clk_regmap spdifin =
  332. AUD_PCLK_GATE(spdifin, AUDIO_CLK_GATE_EN, 16);
  333. static struct clk_regmap spdifout =
  334. AUD_PCLK_GATE(spdifout, AUDIO_CLK_GATE_EN, 17);
  335. static struct clk_regmap resample =
  336. AUD_PCLK_GATE(resample, AUDIO_CLK_GATE_EN, 18);
  337. static struct clk_regmap power_detect =
  338. AUD_PCLK_GATE(power_detect, AUDIO_CLK_GATE_EN, 19);
  339. static struct clk_regmap spdifout_clk_sel =
  340. AUD_MST_MCLK_MUX(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
  341. static struct clk_regmap pdm_dclk_sel =
  342. AUD_MST_MCLK_MUX(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
  343. static struct clk_regmap spdifin_clk_sel =
  344. AUD_MST_SYS_MUX(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
  345. static struct clk_regmap pdm_sysclk_sel =
  346. AUD_MST_SYS_MUX(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
  347. static struct clk_regmap spdifout_b_clk_sel =
  348. AUD_MST_MCLK_MUX(spdifout_b_clk, AUDIO_CLK_SPDIFOUT_B_CTRL);
  349. static struct clk_regmap spdifout_clk_div =
  350. AUD_MST_MCLK_DIV(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
  351. static struct clk_regmap pdm_dclk_div =
  352. AUD_MST_MCLK_DIV(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
  353. static struct clk_regmap spdifin_clk_div =
  354. AUD_MST_SYS_DIV(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
  355. static struct clk_regmap pdm_sysclk_div =
  356. AUD_MST_SYS_DIV(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
  357. static struct clk_regmap spdifout_b_clk_div =
  358. AUD_MST_MCLK_DIV(spdifout_b_clk, AUDIO_CLK_SPDIFOUT_B_CTRL);
  359. static struct clk_regmap spdifout_clk =
  360. AUD_MST_MCLK_GATE(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
  361. static struct clk_regmap spdifin_clk =
  362. AUD_MST_MCLK_GATE(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
  363. static struct clk_regmap pdm_dclk =
  364. AUD_MST_MCLK_GATE(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
  365. static struct clk_regmap pdm_sysclk =
  366. AUD_MST_MCLK_GATE(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
  367. static struct clk_regmap spdifout_b_clk =
  368. AUD_MST_MCLK_GATE(spdifout_b_clk, AUDIO_CLK_SPDIFOUT_B_CTRL);
  369. static struct clk_regmap mst_a_sclk_pre_en =
  370. AUD_MST_SCLK_PRE_EN(a, AUDIO_MST_A_SCLK_CTRL0);
  371. static struct clk_regmap mst_b_sclk_pre_en =
  372. AUD_MST_SCLK_PRE_EN(b, AUDIO_MST_B_SCLK_CTRL0);
  373. static struct clk_regmap mst_c_sclk_pre_en =
  374. AUD_MST_SCLK_PRE_EN(c, AUDIO_MST_C_SCLK_CTRL0);
  375. static struct clk_regmap mst_d_sclk_pre_en =
  376. AUD_MST_SCLK_PRE_EN(d, AUDIO_MST_D_SCLK_CTRL0);
  377. static struct clk_regmap mst_e_sclk_pre_en =
  378. AUD_MST_SCLK_PRE_EN(e, AUDIO_MST_E_SCLK_CTRL0);
  379. static struct clk_regmap mst_f_sclk_pre_en =
  380. AUD_MST_SCLK_PRE_EN(f, AUDIO_MST_F_SCLK_CTRL0);
  381. static struct clk_regmap mst_a_sclk_div =
  382. AUD_MST_SCLK_DIV(a, AUDIO_MST_A_SCLK_CTRL0);
  383. static struct clk_regmap mst_b_sclk_div =
  384. AUD_MST_SCLK_DIV(b, AUDIO_MST_B_SCLK_CTRL0);
  385. static struct clk_regmap mst_c_sclk_div =
  386. AUD_MST_SCLK_DIV(c, AUDIO_MST_C_SCLK_CTRL0);
  387. static struct clk_regmap mst_d_sclk_div =
  388. AUD_MST_SCLK_DIV(d, AUDIO_MST_D_SCLK_CTRL0);
  389. static struct clk_regmap mst_e_sclk_div =
  390. AUD_MST_SCLK_DIV(e, AUDIO_MST_E_SCLK_CTRL0);
  391. static struct clk_regmap mst_f_sclk_div =
  392. AUD_MST_SCLK_DIV(f, AUDIO_MST_F_SCLK_CTRL0);
  393. static struct clk_regmap mst_a_sclk_post_en =
  394. AUD_MST_SCLK_POST_EN(a, AUDIO_MST_A_SCLK_CTRL0);
  395. static struct clk_regmap mst_b_sclk_post_en =
  396. AUD_MST_SCLK_POST_EN(b, AUDIO_MST_B_SCLK_CTRL0);
  397. static struct clk_regmap mst_c_sclk_post_en =
  398. AUD_MST_SCLK_POST_EN(c, AUDIO_MST_C_SCLK_CTRL0);
  399. static struct clk_regmap mst_d_sclk_post_en =
  400. AUD_MST_SCLK_POST_EN(d, AUDIO_MST_D_SCLK_CTRL0);
  401. static struct clk_regmap mst_e_sclk_post_en =
  402. AUD_MST_SCLK_POST_EN(e, AUDIO_MST_E_SCLK_CTRL0);
  403. static struct clk_regmap mst_f_sclk_post_en =
  404. AUD_MST_SCLK_POST_EN(f, AUDIO_MST_F_SCLK_CTRL0);
  405. static struct clk_regmap mst_a_sclk =
  406. AUD_MST_SCLK(a, AUDIO_MST_A_SCLK_CTRL1);
  407. static struct clk_regmap mst_b_sclk =
  408. AUD_MST_SCLK(b, AUDIO_MST_B_SCLK_CTRL1);
  409. static struct clk_regmap mst_c_sclk =
  410. AUD_MST_SCLK(c, AUDIO_MST_C_SCLK_CTRL1);
  411. static struct clk_regmap mst_d_sclk =
  412. AUD_MST_SCLK(d, AUDIO_MST_D_SCLK_CTRL1);
  413. static struct clk_regmap mst_e_sclk =
  414. AUD_MST_SCLK(e, AUDIO_MST_E_SCLK_CTRL1);
  415. static struct clk_regmap mst_f_sclk =
  416. AUD_MST_SCLK(f, AUDIO_MST_F_SCLK_CTRL1);
  417. static struct clk_regmap mst_a_lrclk_div =
  418. AUD_MST_LRCLK_DIV(a, AUDIO_MST_A_SCLK_CTRL0);
  419. static struct clk_regmap mst_b_lrclk_div =
  420. AUD_MST_LRCLK_DIV(b, AUDIO_MST_B_SCLK_CTRL0);
  421. static struct clk_regmap mst_c_lrclk_div =
  422. AUD_MST_LRCLK_DIV(c, AUDIO_MST_C_SCLK_CTRL0);
  423. static struct clk_regmap mst_d_lrclk_div =
  424. AUD_MST_LRCLK_DIV(d, AUDIO_MST_D_SCLK_CTRL0);
  425. static struct clk_regmap mst_e_lrclk_div =
  426. AUD_MST_LRCLK_DIV(e, AUDIO_MST_E_SCLK_CTRL0);
  427. static struct clk_regmap mst_f_lrclk_div =
  428. AUD_MST_LRCLK_DIV(f, AUDIO_MST_F_SCLK_CTRL0);
  429. static struct clk_regmap mst_a_lrclk =
  430. AUD_MST_LRCLK(a, AUDIO_MST_A_SCLK_CTRL1);
  431. static struct clk_regmap mst_b_lrclk =
  432. AUD_MST_LRCLK(b, AUDIO_MST_B_SCLK_CTRL1);
  433. static struct clk_regmap mst_c_lrclk =
  434. AUD_MST_LRCLK(c, AUDIO_MST_C_SCLK_CTRL1);
  435. static struct clk_regmap mst_d_lrclk =
  436. AUD_MST_LRCLK(d, AUDIO_MST_D_SCLK_CTRL1);
  437. static struct clk_regmap mst_e_lrclk =
  438. AUD_MST_LRCLK(e, AUDIO_MST_E_SCLK_CTRL1);
  439. static struct clk_regmap mst_f_lrclk =
  440. AUD_MST_LRCLK(f, AUDIO_MST_F_SCLK_CTRL1);
  441. static struct clk_regmap tdmin_a_sclk_sel =
  442. AUD_TDM_SCLK_MUX(in_a, AUDIO_CLK_TDMIN_A_CTRL);
  443. static struct clk_regmap tdmin_b_sclk_sel =
  444. AUD_TDM_SCLK_MUX(in_b, AUDIO_CLK_TDMIN_B_CTRL);
  445. static struct clk_regmap tdmin_c_sclk_sel =
  446. AUD_TDM_SCLK_MUX(in_c, AUDIO_CLK_TDMIN_C_CTRL);
  447. static struct clk_regmap tdmin_lb_sclk_sel =
  448. AUD_TDM_SCLK_MUX(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
  449. static struct clk_regmap tdmout_a_sclk_sel =
  450. AUD_TDM_SCLK_MUX(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
  451. static struct clk_regmap tdmout_b_sclk_sel =
  452. AUD_TDM_SCLK_MUX(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
  453. static struct clk_regmap tdmout_c_sclk_sel =
  454. AUD_TDM_SCLK_MUX(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
  455. static struct clk_regmap tdmin_a_sclk_pre_en =
  456. AUD_TDM_SCLK_PRE_EN(in_a, AUDIO_CLK_TDMIN_A_CTRL);
  457. static struct clk_regmap tdmin_b_sclk_pre_en =
  458. AUD_TDM_SCLK_PRE_EN(in_b, AUDIO_CLK_TDMIN_B_CTRL);
  459. static struct clk_regmap tdmin_c_sclk_pre_en =
  460. AUD_TDM_SCLK_PRE_EN(in_c, AUDIO_CLK_TDMIN_C_CTRL);
  461. static struct clk_regmap tdmin_lb_sclk_pre_en =
  462. AUD_TDM_SCLK_PRE_EN(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
  463. static struct clk_regmap tdmout_a_sclk_pre_en =
  464. AUD_TDM_SCLK_PRE_EN(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
  465. static struct clk_regmap tdmout_b_sclk_pre_en =
  466. AUD_TDM_SCLK_PRE_EN(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
  467. static struct clk_regmap tdmout_c_sclk_pre_en =
  468. AUD_TDM_SCLK_PRE_EN(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
  469. static struct clk_regmap tdmin_a_sclk_post_en =
  470. AUD_TDM_SCLK_POST_EN(in_a, AUDIO_CLK_TDMIN_A_CTRL);
  471. static struct clk_regmap tdmin_b_sclk_post_en =
  472. AUD_TDM_SCLK_POST_EN(in_b, AUDIO_CLK_TDMIN_B_CTRL);
  473. static struct clk_regmap tdmin_c_sclk_post_en =
  474. AUD_TDM_SCLK_POST_EN(in_c, AUDIO_CLK_TDMIN_C_CTRL);
  475. static struct clk_regmap tdmin_lb_sclk_post_en =
  476. AUD_TDM_SCLK_POST_EN(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
  477. static struct clk_regmap tdmout_a_sclk_post_en =
  478. AUD_TDM_SCLK_POST_EN(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
  479. static struct clk_regmap tdmout_b_sclk_post_en =
  480. AUD_TDM_SCLK_POST_EN(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
  481. static struct clk_regmap tdmout_c_sclk_post_en =
  482. AUD_TDM_SCLK_POST_EN(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
  483. static struct clk_regmap tdmin_a_sclk =
  484. AUD_TDM_SCLK(in_a, AUDIO_CLK_TDMIN_A_CTRL);
  485. static struct clk_regmap tdmin_b_sclk =
  486. AUD_TDM_SCLK(in_b, AUDIO_CLK_TDMIN_B_CTRL);
  487. static struct clk_regmap tdmin_c_sclk =
  488. AUD_TDM_SCLK(in_c, AUDIO_CLK_TDMIN_C_CTRL);
  489. static struct clk_regmap tdmin_lb_sclk =
  490. AUD_TDM_SCLK(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
  491. static struct clk_regmap tdmin_a_lrclk =
  492. AUD_TDM_LRLCK(in_a, AUDIO_CLK_TDMIN_A_CTRL);
  493. static struct clk_regmap tdmin_b_lrclk =
  494. AUD_TDM_LRLCK(in_b, AUDIO_CLK_TDMIN_B_CTRL);
  495. static struct clk_regmap tdmin_c_lrclk =
  496. AUD_TDM_LRLCK(in_c, AUDIO_CLK_TDMIN_C_CTRL);
  497. static struct clk_regmap tdmin_lb_lrclk =
  498. AUD_TDM_LRLCK(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
  499. static struct clk_regmap tdmout_a_lrclk =
  500. AUD_TDM_LRLCK(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
  501. static struct clk_regmap tdmout_b_lrclk =
  502. AUD_TDM_LRLCK(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
  503. static struct clk_regmap tdmout_c_lrclk =
  504. AUD_TDM_LRLCK(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
  505. /* AXG Clocks */
  506. static struct clk_regmap axg_tdmout_a_sclk =
  507. AUD_TDM_SCLK(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
  508. static struct clk_regmap axg_tdmout_b_sclk =
  509. AUD_TDM_SCLK(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
  510. static struct clk_regmap axg_tdmout_c_sclk =
  511. AUD_TDM_SCLK(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
  512. /* AXG/G12A Clocks */
  513. static struct clk_hw axg_aud_top = {
  514. .init = &(struct clk_init_data) {
  515. /* Provide aud_top signal name on axg and g12a */
  516. .name = "aud_top",
  517. .ops = &(const struct clk_ops) {},
  518. .parent_data = &(const struct clk_parent_data) {
  519. .fw_name = "pclk",
  520. },
  521. .num_parents = 1,
  522. },
  523. };
  524. static struct clk_regmap mst_a_mclk_sel =
  525. AUD_MST_MCLK_MUX(mst_a_mclk, AUDIO_MCLK_A_CTRL);
  526. static struct clk_regmap mst_b_mclk_sel =
  527. AUD_MST_MCLK_MUX(mst_b_mclk, AUDIO_MCLK_B_CTRL);
  528. static struct clk_regmap mst_c_mclk_sel =
  529. AUD_MST_MCLK_MUX(mst_c_mclk, AUDIO_MCLK_C_CTRL);
  530. static struct clk_regmap mst_d_mclk_sel =
  531. AUD_MST_MCLK_MUX(mst_d_mclk, AUDIO_MCLK_D_CTRL);
  532. static struct clk_regmap mst_e_mclk_sel =
  533. AUD_MST_MCLK_MUX(mst_e_mclk, AUDIO_MCLK_E_CTRL);
  534. static struct clk_regmap mst_f_mclk_sel =
  535. AUD_MST_MCLK_MUX(mst_f_mclk, AUDIO_MCLK_F_CTRL);
  536. static struct clk_regmap mst_a_mclk_div =
  537. AUD_MST_MCLK_DIV(mst_a_mclk, AUDIO_MCLK_A_CTRL);
  538. static struct clk_regmap mst_b_mclk_div =
  539. AUD_MST_MCLK_DIV(mst_b_mclk, AUDIO_MCLK_B_CTRL);
  540. static struct clk_regmap mst_c_mclk_div =
  541. AUD_MST_MCLK_DIV(mst_c_mclk, AUDIO_MCLK_C_CTRL);
  542. static struct clk_regmap mst_d_mclk_div =
  543. AUD_MST_MCLK_DIV(mst_d_mclk, AUDIO_MCLK_D_CTRL);
  544. static struct clk_regmap mst_e_mclk_div =
  545. AUD_MST_MCLK_DIV(mst_e_mclk, AUDIO_MCLK_E_CTRL);
  546. static struct clk_regmap mst_f_mclk_div =
  547. AUD_MST_MCLK_DIV(mst_f_mclk, AUDIO_MCLK_F_CTRL);
  548. static struct clk_regmap mst_a_mclk =
  549. AUD_MST_MCLK_GATE(mst_a_mclk, AUDIO_MCLK_A_CTRL);
  550. static struct clk_regmap mst_b_mclk =
  551. AUD_MST_MCLK_GATE(mst_b_mclk, AUDIO_MCLK_B_CTRL);
  552. static struct clk_regmap mst_c_mclk =
  553. AUD_MST_MCLK_GATE(mst_c_mclk, AUDIO_MCLK_C_CTRL);
  554. static struct clk_regmap mst_d_mclk =
  555. AUD_MST_MCLK_GATE(mst_d_mclk, AUDIO_MCLK_D_CTRL);
  556. static struct clk_regmap mst_e_mclk =
  557. AUD_MST_MCLK_GATE(mst_e_mclk, AUDIO_MCLK_E_CTRL);
  558. static struct clk_regmap mst_f_mclk =
  559. AUD_MST_MCLK_GATE(mst_f_mclk, AUDIO_MCLK_F_CTRL);
  560. /* G12a clocks */
  561. static struct clk_regmap g12a_tdm_mclk_pad_0 = AUD_TDM_PAD_CTRL(
  562. mclk_pad_0, AUDIO_MST_PAD_CTRL0, 0, mclk_pad_ctrl_parent_data);
  563. static struct clk_regmap g12a_tdm_mclk_pad_1 = AUD_TDM_PAD_CTRL(
  564. mclk_pad_1, AUDIO_MST_PAD_CTRL0, 4, mclk_pad_ctrl_parent_data);
  565. static struct clk_regmap g12a_tdm_lrclk_pad_0 = AUD_TDM_PAD_CTRL(
  566. lrclk_pad_0, AUDIO_MST_PAD_CTRL1, 16, lrclk_pad_ctrl_parent_data);
  567. static struct clk_regmap g12a_tdm_lrclk_pad_1 = AUD_TDM_PAD_CTRL(
  568. lrclk_pad_1, AUDIO_MST_PAD_CTRL1, 20, lrclk_pad_ctrl_parent_data);
  569. static struct clk_regmap g12a_tdm_lrclk_pad_2 = AUD_TDM_PAD_CTRL(
  570. lrclk_pad_2, AUDIO_MST_PAD_CTRL1, 24, lrclk_pad_ctrl_parent_data);
  571. static struct clk_regmap g12a_tdm_sclk_pad_0 = AUD_TDM_PAD_CTRL(
  572. sclk_pad_0, AUDIO_MST_PAD_CTRL1, 0, sclk_pad_ctrl_parent_data);
  573. static struct clk_regmap g12a_tdm_sclk_pad_1 = AUD_TDM_PAD_CTRL(
  574. sclk_pad_1, AUDIO_MST_PAD_CTRL1, 4, sclk_pad_ctrl_parent_data);
  575. static struct clk_regmap g12a_tdm_sclk_pad_2 = AUD_TDM_PAD_CTRL(
  576. sclk_pad_2, AUDIO_MST_PAD_CTRL1, 8, sclk_pad_ctrl_parent_data);
  577. static struct clk_regmap g12a_tdmout_a_sclk =
  578. AUD_TDM_SCLK_WS(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
  579. static struct clk_regmap g12a_tdmout_b_sclk =
  580. AUD_TDM_SCLK_WS(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
  581. static struct clk_regmap g12a_tdmout_c_sclk =
  582. AUD_TDM_SCLK_WS(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
  583. static struct clk_regmap toram =
  584. AUD_PCLK_GATE(toram, AUDIO_CLK_GATE_EN, 20);
  585. static struct clk_regmap spdifout_b =
  586. AUD_PCLK_GATE(spdifout_b, AUDIO_CLK_GATE_EN, 21);
  587. static struct clk_regmap eqdrc =
  588. AUD_PCLK_GATE(eqdrc, AUDIO_CLK_GATE_EN, 22);
  589. /* SM1 Clocks */
  590. static struct clk_regmap sm1_clk81_en = {
  591. .data = &(struct clk_regmap_gate_data){
  592. .offset = AUDIO_CLK81_EN,
  593. .bit_idx = 31,
  594. },
  595. .hw.init = &(struct clk_init_data) {
  596. .name = "aud_clk81_en",
  597. .ops = &clk_regmap_gate_ops,
  598. .parent_data = &(const struct clk_parent_data) {
  599. .fw_name = "pclk",
  600. },
  601. .num_parents = 1,
  602. },
  603. };
  604. static struct clk_regmap sm1_sysclk_a_div = {
  605. .data = &(struct clk_regmap_div_data){
  606. .offset = AUDIO_CLK81_CTRL,
  607. .shift = 0,
  608. .width = 8,
  609. },
  610. .hw.init = &(struct clk_init_data) {
  611. .name = "aud_sysclk_a_div",
  612. .ops = &clk_regmap_divider_ops,
  613. .parent_hws = (const struct clk_hw *[]) {
  614. &sm1_clk81_en.hw,
  615. },
  616. .num_parents = 1,
  617. .flags = CLK_SET_RATE_PARENT,
  618. },
  619. };
  620. static struct clk_regmap sm1_sysclk_a_en = {
  621. .data = &(struct clk_regmap_gate_data){
  622. .offset = AUDIO_CLK81_CTRL,
  623. .bit_idx = 8,
  624. },
  625. .hw.init = &(struct clk_init_data) {
  626. .name = "aud_sysclk_a_en",
  627. .ops = &clk_regmap_gate_ops,
  628. .parent_hws = (const struct clk_hw *[]) {
  629. &sm1_sysclk_a_div.hw,
  630. },
  631. .num_parents = 1,
  632. .flags = CLK_SET_RATE_PARENT,
  633. },
  634. };
  635. static struct clk_regmap sm1_sysclk_b_div = {
  636. .data = &(struct clk_regmap_div_data){
  637. .offset = AUDIO_CLK81_CTRL,
  638. .shift = 16,
  639. .width = 8,
  640. },
  641. .hw.init = &(struct clk_init_data) {
  642. .name = "aud_sysclk_b_div",
  643. .ops = &clk_regmap_divider_ops,
  644. .parent_hws = (const struct clk_hw *[]) {
  645. &sm1_clk81_en.hw,
  646. },
  647. .num_parents = 1,
  648. .flags = CLK_SET_RATE_PARENT,
  649. },
  650. };
  651. static struct clk_regmap sm1_sysclk_b_en = {
  652. .data = &(struct clk_regmap_gate_data){
  653. .offset = AUDIO_CLK81_CTRL,
  654. .bit_idx = 24,
  655. },
  656. .hw.init = &(struct clk_init_data) {
  657. .name = "aud_sysclk_b_en",
  658. .ops = &clk_regmap_gate_ops,
  659. .parent_hws = (const struct clk_hw *[]) {
  660. &sm1_sysclk_b_div.hw,
  661. },
  662. .num_parents = 1,
  663. .flags = CLK_SET_RATE_PARENT,
  664. },
  665. };
  666. static const struct clk_hw *sm1_aud_top_parents[] = {
  667. &sm1_sysclk_a_en.hw,
  668. &sm1_sysclk_b_en.hw,
  669. };
  670. static struct clk_regmap sm1_aud_top = {
  671. .data = &(struct clk_regmap_mux_data){
  672. .offset = AUDIO_CLK81_CTRL,
  673. .mask = 0x1,
  674. .shift = 31,
  675. },
  676. .hw.init = &(struct clk_init_data){
  677. .name = "aud_top",
  678. .ops = &clk_regmap_mux_ops,
  679. .parent_hws = sm1_aud_top_parents,
  680. .num_parents = ARRAY_SIZE(sm1_aud_top_parents),
  681. .flags = CLK_SET_RATE_NO_REPARENT,
  682. },
  683. };
  684. static struct clk_regmap resample_b =
  685. AUD_PCLK_GATE(resample_b, AUDIO_CLK_GATE_EN, 26);
  686. static struct clk_regmap tovad =
  687. AUD_PCLK_GATE(tovad, AUDIO_CLK_GATE_EN, 27);
  688. static struct clk_regmap locker =
  689. AUD_PCLK_GATE(locker, AUDIO_CLK_GATE_EN, 28);
  690. static struct clk_regmap spdifin_lb =
  691. AUD_PCLK_GATE(spdifin_lb, AUDIO_CLK_GATE_EN, 29);
  692. static struct clk_regmap frddr_d =
  693. AUD_PCLK_GATE(frddr_d, AUDIO_CLK_GATE_EN1, 0);
  694. static struct clk_regmap toddr_d =
  695. AUD_PCLK_GATE(toddr_d, AUDIO_CLK_GATE_EN1, 1);
  696. static struct clk_regmap loopback_b =
  697. AUD_PCLK_GATE(loopback_b, AUDIO_CLK_GATE_EN1, 2);
  698. static struct clk_regmap sm1_mst_a_mclk_sel =
  699. AUD_MST_MCLK_MUX(mst_a_mclk, AUDIO_SM1_MCLK_A_CTRL);
  700. static struct clk_regmap sm1_mst_b_mclk_sel =
  701. AUD_MST_MCLK_MUX(mst_b_mclk, AUDIO_SM1_MCLK_B_CTRL);
  702. static struct clk_regmap sm1_mst_c_mclk_sel =
  703. AUD_MST_MCLK_MUX(mst_c_mclk, AUDIO_SM1_MCLK_C_CTRL);
  704. static struct clk_regmap sm1_mst_d_mclk_sel =
  705. AUD_MST_MCLK_MUX(mst_d_mclk, AUDIO_SM1_MCLK_D_CTRL);
  706. static struct clk_regmap sm1_mst_e_mclk_sel =
  707. AUD_MST_MCLK_MUX(mst_e_mclk, AUDIO_SM1_MCLK_E_CTRL);
  708. static struct clk_regmap sm1_mst_f_mclk_sel =
  709. AUD_MST_MCLK_MUX(mst_f_mclk, AUDIO_SM1_MCLK_F_CTRL);
  710. static struct clk_regmap sm1_mst_a_mclk_div =
  711. AUD_MST_MCLK_DIV(mst_a_mclk, AUDIO_SM1_MCLK_A_CTRL);
  712. static struct clk_regmap sm1_mst_b_mclk_div =
  713. AUD_MST_MCLK_DIV(mst_b_mclk, AUDIO_SM1_MCLK_B_CTRL);
  714. static struct clk_regmap sm1_mst_c_mclk_div =
  715. AUD_MST_MCLK_DIV(mst_c_mclk, AUDIO_SM1_MCLK_C_CTRL);
  716. static struct clk_regmap sm1_mst_d_mclk_div =
  717. AUD_MST_MCLK_DIV(mst_d_mclk, AUDIO_SM1_MCLK_D_CTRL);
  718. static struct clk_regmap sm1_mst_e_mclk_div =
  719. AUD_MST_MCLK_DIV(mst_e_mclk, AUDIO_SM1_MCLK_E_CTRL);
  720. static struct clk_regmap sm1_mst_f_mclk_div =
  721. AUD_MST_MCLK_DIV(mst_f_mclk, AUDIO_SM1_MCLK_F_CTRL);
  722. static struct clk_regmap sm1_mst_a_mclk =
  723. AUD_MST_MCLK_GATE(mst_a_mclk, AUDIO_SM1_MCLK_A_CTRL);
  724. static struct clk_regmap sm1_mst_b_mclk =
  725. AUD_MST_MCLK_GATE(mst_b_mclk, AUDIO_SM1_MCLK_B_CTRL);
  726. static struct clk_regmap sm1_mst_c_mclk =
  727. AUD_MST_MCLK_GATE(mst_c_mclk, AUDIO_SM1_MCLK_C_CTRL);
  728. static struct clk_regmap sm1_mst_d_mclk =
  729. AUD_MST_MCLK_GATE(mst_d_mclk, AUDIO_SM1_MCLK_D_CTRL);
  730. static struct clk_regmap sm1_mst_e_mclk =
  731. AUD_MST_MCLK_GATE(mst_e_mclk, AUDIO_SM1_MCLK_E_CTRL);
  732. static struct clk_regmap sm1_mst_f_mclk =
  733. AUD_MST_MCLK_GATE(mst_f_mclk, AUDIO_SM1_MCLK_F_CTRL);
  734. static struct clk_regmap sm1_tdm_mclk_pad_0 = AUD_TDM_PAD_CTRL(
  735. tdm_mclk_pad_0, AUDIO_SM1_MST_PAD_CTRL0, 0, mclk_pad_ctrl_parent_data);
  736. static struct clk_regmap sm1_tdm_mclk_pad_1 = AUD_TDM_PAD_CTRL(
  737. tdm_mclk_pad_1, AUDIO_SM1_MST_PAD_CTRL0, 4, mclk_pad_ctrl_parent_data);
  738. static struct clk_regmap sm1_tdm_lrclk_pad_0 = AUD_TDM_PAD_CTRL(
  739. tdm_lrclk_pad_0, AUDIO_SM1_MST_PAD_CTRL1, 16, lrclk_pad_ctrl_parent_data);
  740. static struct clk_regmap sm1_tdm_lrclk_pad_1 = AUD_TDM_PAD_CTRL(
  741. tdm_lrclk_pad_1, AUDIO_SM1_MST_PAD_CTRL1, 20, lrclk_pad_ctrl_parent_data);
  742. static struct clk_regmap sm1_tdm_lrclk_pad_2 = AUD_TDM_PAD_CTRL(
  743. tdm_lrclk_pad_2, AUDIO_SM1_MST_PAD_CTRL1, 24, lrclk_pad_ctrl_parent_data);
  744. static struct clk_regmap sm1_tdm_sclk_pad_0 = AUD_TDM_PAD_CTRL(
  745. tdm_sclk_pad_0, AUDIO_SM1_MST_PAD_CTRL1, 0, sclk_pad_ctrl_parent_data);
  746. static struct clk_regmap sm1_tdm_sclk_pad_1 = AUD_TDM_PAD_CTRL(
  747. tdm_sclk_pad_1, AUDIO_SM1_MST_PAD_CTRL1, 4, sclk_pad_ctrl_parent_data);
  748. static struct clk_regmap sm1_tdm_sclk_pad_2 = AUD_TDM_PAD_CTRL(
  749. tdm_sclk_pad_2, AUDIO_SM1_MST_PAD_CTRL1, 8, sclk_pad_ctrl_parent_data);
  750. /*
  751. * Array of all clocks provided by this provider
  752. * The input clocks of the controller will be populated at runtime
  753. */
  754. static struct clk_hw_onecell_data axg_audio_hw_onecell_data = {
  755. .hws = {
  756. [AUD_CLKID_DDR_ARB] = &ddr_arb.hw,
  757. [AUD_CLKID_PDM] = &pdm.hw,
  758. [AUD_CLKID_TDMIN_A] = &tdmin_a.hw,
  759. [AUD_CLKID_TDMIN_B] = &tdmin_b.hw,
  760. [AUD_CLKID_TDMIN_C] = &tdmin_c.hw,
  761. [AUD_CLKID_TDMIN_LB] = &tdmin_lb.hw,
  762. [AUD_CLKID_TDMOUT_A] = &tdmout_a.hw,
  763. [AUD_CLKID_TDMOUT_B] = &tdmout_b.hw,
  764. [AUD_CLKID_TDMOUT_C] = &tdmout_c.hw,
  765. [AUD_CLKID_FRDDR_A] = &frddr_a.hw,
  766. [AUD_CLKID_FRDDR_B] = &frddr_b.hw,
  767. [AUD_CLKID_FRDDR_C] = &frddr_c.hw,
  768. [AUD_CLKID_TODDR_A] = &toddr_a.hw,
  769. [AUD_CLKID_TODDR_B] = &toddr_b.hw,
  770. [AUD_CLKID_TODDR_C] = &toddr_c.hw,
  771. [AUD_CLKID_LOOPBACK] = &loopback.hw,
  772. [AUD_CLKID_SPDIFIN] = &spdifin.hw,
  773. [AUD_CLKID_SPDIFOUT] = &spdifout.hw,
  774. [AUD_CLKID_RESAMPLE] = &resample.hw,
  775. [AUD_CLKID_POWER_DETECT] = &power_detect.hw,
  776. [AUD_CLKID_MST_A_MCLK_SEL] = &mst_a_mclk_sel.hw,
  777. [AUD_CLKID_MST_B_MCLK_SEL] = &mst_b_mclk_sel.hw,
  778. [AUD_CLKID_MST_C_MCLK_SEL] = &mst_c_mclk_sel.hw,
  779. [AUD_CLKID_MST_D_MCLK_SEL] = &mst_d_mclk_sel.hw,
  780. [AUD_CLKID_MST_E_MCLK_SEL] = &mst_e_mclk_sel.hw,
  781. [AUD_CLKID_MST_F_MCLK_SEL] = &mst_f_mclk_sel.hw,
  782. [AUD_CLKID_MST_A_MCLK_DIV] = &mst_a_mclk_div.hw,
  783. [AUD_CLKID_MST_B_MCLK_DIV] = &mst_b_mclk_div.hw,
  784. [AUD_CLKID_MST_C_MCLK_DIV] = &mst_c_mclk_div.hw,
  785. [AUD_CLKID_MST_D_MCLK_DIV] = &mst_d_mclk_div.hw,
  786. [AUD_CLKID_MST_E_MCLK_DIV] = &mst_e_mclk_div.hw,
  787. [AUD_CLKID_MST_F_MCLK_DIV] = &mst_f_mclk_div.hw,
  788. [AUD_CLKID_MST_A_MCLK] = &mst_a_mclk.hw,
  789. [AUD_CLKID_MST_B_MCLK] = &mst_b_mclk.hw,
  790. [AUD_CLKID_MST_C_MCLK] = &mst_c_mclk.hw,
  791. [AUD_CLKID_MST_D_MCLK] = &mst_d_mclk.hw,
  792. [AUD_CLKID_MST_E_MCLK] = &mst_e_mclk.hw,
  793. [AUD_CLKID_MST_F_MCLK] = &mst_f_mclk.hw,
  794. [AUD_CLKID_SPDIFOUT_CLK_SEL] = &spdifout_clk_sel.hw,
  795. [AUD_CLKID_SPDIFOUT_CLK_DIV] = &spdifout_clk_div.hw,
  796. [AUD_CLKID_SPDIFOUT_CLK] = &spdifout_clk.hw,
  797. [AUD_CLKID_SPDIFIN_CLK_SEL] = &spdifin_clk_sel.hw,
  798. [AUD_CLKID_SPDIFIN_CLK_DIV] = &spdifin_clk_div.hw,
  799. [AUD_CLKID_SPDIFIN_CLK] = &spdifin_clk.hw,
  800. [AUD_CLKID_PDM_DCLK_SEL] = &pdm_dclk_sel.hw,
  801. [AUD_CLKID_PDM_DCLK_DIV] = &pdm_dclk_div.hw,
  802. [AUD_CLKID_PDM_DCLK] = &pdm_dclk.hw,
  803. [AUD_CLKID_PDM_SYSCLK_SEL] = &pdm_sysclk_sel.hw,
  804. [AUD_CLKID_PDM_SYSCLK_DIV] = &pdm_sysclk_div.hw,
  805. [AUD_CLKID_PDM_SYSCLK] = &pdm_sysclk.hw,
  806. [AUD_CLKID_MST_A_SCLK_PRE_EN] = &mst_a_sclk_pre_en.hw,
  807. [AUD_CLKID_MST_B_SCLK_PRE_EN] = &mst_b_sclk_pre_en.hw,
  808. [AUD_CLKID_MST_C_SCLK_PRE_EN] = &mst_c_sclk_pre_en.hw,
  809. [AUD_CLKID_MST_D_SCLK_PRE_EN] = &mst_d_sclk_pre_en.hw,
  810. [AUD_CLKID_MST_E_SCLK_PRE_EN] = &mst_e_sclk_pre_en.hw,
  811. [AUD_CLKID_MST_F_SCLK_PRE_EN] = &mst_f_sclk_pre_en.hw,
  812. [AUD_CLKID_MST_A_SCLK_DIV] = &mst_a_sclk_div.hw,
  813. [AUD_CLKID_MST_B_SCLK_DIV] = &mst_b_sclk_div.hw,
  814. [AUD_CLKID_MST_C_SCLK_DIV] = &mst_c_sclk_div.hw,
  815. [AUD_CLKID_MST_D_SCLK_DIV] = &mst_d_sclk_div.hw,
  816. [AUD_CLKID_MST_E_SCLK_DIV] = &mst_e_sclk_div.hw,
  817. [AUD_CLKID_MST_F_SCLK_DIV] = &mst_f_sclk_div.hw,
  818. [AUD_CLKID_MST_A_SCLK_POST_EN] = &mst_a_sclk_post_en.hw,
  819. [AUD_CLKID_MST_B_SCLK_POST_EN] = &mst_b_sclk_post_en.hw,
  820. [AUD_CLKID_MST_C_SCLK_POST_EN] = &mst_c_sclk_post_en.hw,
  821. [AUD_CLKID_MST_D_SCLK_POST_EN] = &mst_d_sclk_post_en.hw,
  822. [AUD_CLKID_MST_E_SCLK_POST_EN] = &mst_e_sclk_post_en.hw,
  823. [AUD_CLKID_MST_F_SCLK_POST_EN] = &mst_f_sclk_post_en.hw,
  824. [AUD_CLKID_MST_A_SCLK] = &mst_a_sclk.hw,
  825. [AUD_CLKID_MST_B_SCLK] = &mst_b_sclk.hw,
  826. [AUD_CLKID_MST_C_SCLK] = &mst_c_sclk.hw,
  827. [AUD_CLKID_MST_D_SCLK] = &mst_d_sclk.hw,
  828. [AUD_CLKID_MST_E_SCLK] = &mst_e_sclk.hw,
  829. [AUD_CLKID_MST_F_SCLK] = &mst_f_sclk.hw,
  830. [AUD_CLKID_MST_A_LRCLK_DIV] = &mst_a_lrclk_div.hw,
  831. [AUD_CLKID_MST_B_LRCLK_DIV] = &mst_b_lrclk_div.hw,
  832. [AUD_CLKID_MST_C_LRCLK_DIV] = &mst_c_lrclk_div.hw,
  833. [AUD_CLKID_MST_D_LRCLK_DIV] = &mst_d_lrclk_div.hw,
  834. [AUD_CLKID_MST_E_LRCLK_DIV] = &mst_e_lrclk_div.hw,
  835. [AUD_CLKID_MST_F_LRCLK_DIV] = &mst_f_lrclk_div.hw,
  836. [AUD_CLKID_MST_A_LRCLK] = &mst_a_lrclk.hw,
  837. [AUD_CLKID_MST_B_LRCLK] = &mst_b_lrclk.hw,
  838. [AUD_CLKID_MST_C_LRCLK] = &mst_c_lrclk.hw,
  839. [AUD_CLKID_MST_D_LRCLK] = &mst_d_lrclk.hw,
  840. [AUD_CLKID_MST_E_LRCLK] = &mst_e_lrclk.hw,
  841. [AUD_CLKID_MST_F_LRCLK] = &mst_f_lrclk.hw,
  842. [AUD_CLKID_TDMIN_A_SCLK_SEL] = &tdmin_a_sclk_sel.hw,
  843. [AUD_CLKID_TDMIN_B_SCLK_SEL] = &tdmin_b_sclk_sel.hw,
  844. [AUD_CLKID_TDMIN_C_SCLK_SEL] = &tdmin_c_sclk_sel.hw,
  845. [AUD_CLKID_TDMIN_LB_SCLK_SEL] = &tdmin_lb_sclk_sel.hw,
  846. [AUD_CLKID_TDMOUT_A_SCLK_SEL] = &tdmout_a_sclk_sel.hw,
  847. [AUD_CLKID_TDMOUT_B_SCLK_SEL] = &tdmout_b_sclk_sel.hw,
  848. [AUD_CLKID_TDMOUT_C_SCLK_SEL] = &tdmout_c_sclk_sel.hw,
  849. [AUD_CLKID_TDMIN_A_SCLK_PRE_EN] = &tdmin_a_sclk_pre_en.hw,
  850. [AUD_CLKID_TDMIN_B_SCLK_PRE_EN] = &tdmin_b_sclk_pre_en.hw,
  851. [AUD_CLKID_TDMIN_C_SCLK_PRE_EN] = &tdmin_c_sclk_pre_en.hw,
  852. [AUD_CLKID_TDMIN_LB_SCLK_PRE_EN] = &tdmin_lb_sclk_pre_en.hw,
  853. [AUD_CLKID_TDMOUT_A_SCLK_PRE_EN] = &tdmout_a_sclk_pre_en.hw,
  854. [AUD_CLKID_TDMOUT_B_SCLK_PRE_EN] = &tdmout_b_sclk_pre_en.hw,
  855. [AUD_CLKID_TDMOUT_C_SCLK_PRE_EN] = &tdmout_c_sclk_pre_en.hw,
  856. [AUD_CLKID_TDMIN_A_SCLK_POST_EN] = &tdmin_a_sclk_post_en.hw,
  857. [AUD_CLKID_TDMIN_B_SCLK_POST_EN] = &tdmin_b_sclk_post_en.hw,
  858. [AUD_CLKID_TDMIN_C_SCLK_POST_EN] = &tdmin_c_sclk_post_en.hw,
  859. [AUD_CLKID_TDMIN_LB_SCLK_POST_EN] = &tdmin_lb_sclk_post_en.hw,
  860. [AUD_CLKID_TDMOUT_A_SCLK_POST_EN] = &tdmout_a_sclk_post_en.hw,
  861. [AUD_CLKID_TDMOUT_B_SCLK_POST_EN] = &tdmout_b_sclk_post_en.hw,
  862. [AUD_CLKID_TDMOUT_C_SCLK_POST_EN] = &tdmout_c_sclk_post_en.hw,
  863. [AUD_CLKID_TDMIN_A_SCLK] = &tdmin_a_sclk.hw,
  864. [AUD_CLKID_TDMIN_B_SCLK] = &tdmin_b_sclk.hw,
  865. [AUD_CLKID_TDMIN_C_SCLK] = &tdmin_c_sclk.hw,
  866. [AUD_CLKID_TDMIN_LB_SCLK] = &tdmin_lb_sclk.hw,
  867. [AUD_CLKID_TDMOUT_A_SCLK] = &axg_tdmout_a_sclk.hw,
  868. [AUD_CLKID_TDMOUT_B_SCLK] = &axg_tdmout_b_sclk.hw,
  869. [AUD_CLKID_TDMOUT_C_SCLK] = &axg_tdmout_c_sclk.hw,
  870. [AUD_CLKID_TDMIN_A_LRCLK] = &tdmin_a_lrclk.hw,
  871. [AUD_CLKID_TDMIN_B_LRCLK] = &tdmin_b_lrclk.hw,
  872. [AUD_CLKID_TDMIN_C_LRCLK] = &tdmin_c_lrclk.hw,
  873. [AUD_CLKID_TDMIN_LB_LRCLK] = &tdmin_lb_lrclk.hw,
  874. [AUD_CLKID_TDMOUT_A_LRCLK] = &tdmout_a_lrclk.hw,
  875. [AUD_CLKID_TDMOUT_B_LRCLK] = &tdmout_b_lrclk.hw,
  876. [AUD_CLKID_TDMOUT_C_LRCLK] = &tdmout_c_lrclk.hw,
  877. [AUD_CLKID_TOP] = &axg_aud_top,
  878. [NR_CLKS] = NULL,
  879. },
  880. .num = NR_CLKS,
  881. };
  882. /*
  883. * Array of all G12A clocks provided by this provider
  884. * The input clocks of the controller will be populated at runtime
  885. */
  886. static struct clk_hw_onecell_data g12a_audio_hw_onecell_data = {
  887. .hws = {
  888. [AUD_CLKID_DDR_ARB] = &ddr_arb.hw,
  889. [AUD_CLKID_PDM] = &pdm.hw,
  890. [AUD_CLKID_TDMIN_A] = &tdmin_a.hw,
  891. [AUD_CLKID_TDMIN_B] = &tdmin_b.hw,
  892. [AUD_CLKID_TDMIN_C] = &tdmin_c.hw,
  893. [AUD_CLKID_TDMIN_LB] = &tdmin_lb.hw,
  894. [AUD_CLKID_TDMOUT_A] = &tdmout_a.hw,
  895. [AUD_CLKID_TDMOUT_B] = &tdmout_b.hw,
  896. [AUD_CLKID_TDMOUT_C] = &tdmout_c.hw,
  897. [AUD_CLKID_FRDDR_A] = &frddr_a.hw,
  898. [AUD_CLKID_FRDDR_B] = &frddr_b.hw,
  899. [AUD_CLKID_FRDDR_C] = &frddr_c.hw,
  900. [AUD_CLKID_TODDR_A] = &toddr_a.hw,
  901. [AUD_CLKID_TODDR_B] = &toddr_b.hw,
  902. [AUD_CLKID_TODDR_C] = &toddr_c.hw,
  903. [AUD_CLKID_LOOPBACK] = &loopback.hw,
  904. [AUD_CLKID_SPDIFIN] = &spdifin.hw,
  905. [AUD_CLKID_SPDIFOUT] = &spdifout.hw,
  906. [AUD_CLKID_RESAMPLE] = &resample.hw,
  907. [AUD_CLKID_POWER_DETECT] = &power_detect.hw,
  908. [AUD_CLKID_SPDIFOUT_B] = &spdifout_b.hw,
  909. [AUD_CLKID_MST_A_MCLK_SEL] = &mst_a_mclk_sel.hw,
  910. [AUD_CLKID_MST_B_MCLK_SEL] = &mst_b_mclk_sel.hw,
  911. [AUD_CLKID_MST_C_MCLK_SEL] = &mst_c_mclk_sel.hw,
  912. [AUD_CLKID_MST_D_MCLK_SEL] = &mst_d_mclk_sel.hw,
  913. [AUD_CLKID_MST_E_MCLK_SEL] = &mst_e_mclk_sel.hw,
  914. [AUD_CLKID_MST_F_MCLK_SEL] = &mst_f_mclk_sel.hw,
  915. [AUD_CLKID_MST_A_MCLK_DIV] = &mst_a_mclk_div.hw,
  916. [AUD_CLKID_MST_B_MCLK_DIV] = &mst_b_mclk_div.hw,
  917. [AUD_CLKID_MST_C_MCLK_DIV] = &mst_c_mclk_div.hw,
  918. [AUD_CLKID_MST_D_MCLK_DIV] = &mst_d_mclk_div.hw,
  919. [AUD_CLKID_MST_E_MCLK_DIV] = &mst_e_mclk_div.hw,
  920. [AUD_CLKID_MST_F_MCLK_DIV] = &mst_f_mclk_div.hw,
  921. [AUD_CLKID_MST_A_MCLK] = &mst_a_mclk.hw,
  922. [AUD_CLKID_MST_B_MCLK] = &mst_b_mclk.hw,
  923. [AUD_CLKID_MST_C_MCLK] = &mst_c_mclk.hw,
  924. [AUD_CLKID_MST_D_MCLK] = &mst_d_mclk.hw,
  925. [AUD_CLKID_MST_E_MCLK] = &mst_e_mclk.hw,
  926. [AUD_CLKID_MST_F_MCLK] = &mst_f_mclk.hw,
  927. [AUD_CLKID_SPDIFOUT_CLK_SEL] = &spdifout_clk_sel.hw,
  928. [AUD_CLKID_SPDIFOUT_CLK_DIV] = &spdifout_clk_div.hw,
  929. [AUD_CLKID_SPDIFOUT_CLK] = &spdifout_clk.hw,
  930. [AUD_CLKID_SPDIFOUT_B_CLK_SEL] = &spdifout_b_clk_sel.hw,
  931. [AUD_CLKID_SPDIFOUT_B_CLK_DIV] = &spdifout_b_clk_div.hw,
  932. [AUD_CLKID_SPDIFOUT_B_CLK] = &spdifout_b_clk.hw,
  933. [AUD_CLKID_SPDIFIN_CLK_SEL] = &spdifin_clk_sel.hw,
  934. [AUD_CLKID_SPDIFIN_CLK_DIV] = &spdifin_clk_div.hw,
  935. [AUD_CLKID_SPDIFIN_CLK] = &spdifin_clk.hw,
  936. [AUD_CLKID_PDM_DCLK_SEL] = &pdm_dclk_sel.hw,
  937. [AUD_CLKID_PDM_DCLK_DIV] = &pdm_dclk_div.hw,
  938. [AUD_CLKID_PDM_DCLK] = &pdm_dclk.hw,
  939. [AUD_CLKID_PDM_SYSCLK_SEL] = &pdm_sysclk_sel.hw,
  940. [AUD_CLKID_PDM_SYSCLK_DIV] = &pdm_sysclk_div.hw,
  941. [AUD_CLKID_PDM_SYSCLK] = &pdm_sysclk.hw,
  942. [AUD_CLKID_MST_A_SCLK_PRE_EN] = &mst_a_sclk_pre_en.hw,
  943. [AUD_CLKID_MST_B_SCLK_PRE_EN] = &mst_b_sclk_pre_en.hw,
  944. [AUD_CLKID_MST_C_SCLK_PRE_EN] = &mst_c_sclk_pre_en.hw,
  945. [AUD_CLKID_MST_D_SCLK_PRE_EN] = &mst_d_sclk_pre_en.hw,
  946. [AUD_CLKID_MST_E_SCLK_PRE_EN] = &mst_e_sclk_pre_en.hw,
  947. [AUD_CLKID_MST_F_SCLK_PRE_EN] = &mst_f_sclk_pre_en.hw,
  948. [AUD_CLKID_MST_A_SCLK_DIV] = &mst_a_sclk_div.hw,
  949. [AUD_CLKID_MST_B_SCLK_DIV] = &mst_b_sclk_div.hw,
  950. [AUD_CLKID_MST_C_SCLK_DIV] = &mst_c_sclk_div.hw,
  951. [AUD_CLKID_MST_D_SCLK_DIV] = &mst_d_sclk_div.hw,
  952. [AUD_CLKID_MST_E_SCLK_DIV] = &mst_e_sclk_div.hw,
  953. [AUD_CLKID_MST_F_SCLK_DIV] = &mst_f_sclk_div.hw,
  954. [AUD_CLKID_MST_A_SCLK_POST_EN] = &mst_a_sclk_post_en.hw,
  955. [AUD_CLKID_MST_B_SCLK_POST_EN] = &mst_b_sclk_post_en.hw,
  956. [AUD_CLKID_MST_C_SCLK_POST_EN] = &mst_c_sclk_post_en.hw,
  957. [AUD_CLKID_MST_D_SCLK_POST_EN] = &mst_d_sclk_post_en.hw,
  958. [AUD_CLKID_MST_E_SCLK_POST_EN] = &mst_e_sclk_post_en.hw,
  959. [AUD_CLKID_MST_F_SCLK_POST_EN] = &mst_f_sclk_post_en.hw,
  960. [AUD_CLKID_MST_A_SCLK] = &mst_a_sclk.hw,
  961. [AUD_CLKID_MST_B_SCLK] = &mst_b_sclk.hw,
  962. [AUD_CLKID_MST_C_SCLK] = &mst_c_sclk.hw,
  963. [AUD_CLKID_MST_D_SCLK] = &mst_d_sclk.hw,
  964. [AUD_CLKID_MST_E_SCLK] = &mst_e_sclk.hw,
  965. [AUD_CLKID_MST_F_SCLK] = &mst_f_sclk.hw,
  966. [AUD_CLKID_MST_A_LRCLK_DIV] = &mst_a_lrclk_div.hw,
  967. [AUD_CLKID_MST_B_LRCLK_DIV] = &mst_b_lrclk_div.hw,
  968. [AUD_CLKID_MST_C_LRCLK_DIV] = &mst_c_lrclk_div.hw,
  969. [AUD_CLKID_MST_D_LRCLK_DIV] = &mst_d_lrclk_div.hw,
  970. [AUD_CLKID_MST_E_LRCLK_DIV] = &mst_e_lrclk_div.hw,
  971. [AUD_CLKID_MST_F_LRCLK_DIV] = &mst_f_lrclk_div.hw,
  972. [AUD_CLKID_MST_A_LRCLK] = &mst_a_lrclk.hw,
  973. [AUD_CLKID_MST_B_LRCLK] = &mst_b_lrclk.hw,
  974. [AUD_CLKID_MST_C_LRCLK] = &mst_c_lrclk.hw,
  975. [AUD_CLKID_MST_D_LRCLK] = &mst_d_lrclk.hw,
  976. [AUD_CLKID_MST_E_LRCLK] = &mst_e_lrclk.hw,
  977. [AUD_CLKID_MST_F_LRCLK] = &mst_f_lrclk.hw,
  978. [AUD_CLKID_TDMIN_A_SCLK_SEL] = &tdmin_a_sclk_sel.hw,
  979. [AUD_CLKID_TDMIN_B_SCLK_SEL] = &tdmin_b_sclk_sel.hw,
  980. [AUD_CLKID_TDMIN_C_SCLK_SEL] = &tdmin_c_sclk_sel.hw,
  981. [AUD_CLKID_TDMIN_LB_SCLK_SEL] = &tdmin_lb_sclk_sel.hw,
  982. [AUD_CLKID_TDMOUT_A_SCLK_SEL] = &tdmout_a_sclk_sel.hw,
  983. [AUD_CLKID_TDMOUT_B_SCLK_SEL] = &tdmout_b_sclk_sel.hw,
  984. [AUD_CLKID_TDMOUT_C_SCLK_SEL] = &tdmout_c_sclk_sel.hw,
  985. [AUD_CLKID_TDMIN_A_SCLK_PRE_EN] = &tdmin_a_sclk_pre_en.hw,
  986. [AUD_CLKID_TDMIN_B_SCLK_PRE_EN] = &tdmin_b_sclk_pre_en.hw,
  987. [AUD_CLKID_TDMIN_C_SCLK_PRE_EN] = &tdmin_c_sclk_pre_en.hw,
  988. [AUD_CLKID_TDMIN_LB_SCLK_PRE_EN] = &tdmin_lb_sclk_pre_en.hw,
  989. [AUD_CLKID_TDMOUT_A_SCLK_PRE_EN] = &tdmout_a_sclk_pre_en.hw,
  990. [AUD_CLKID_TDMOUT_B_SCLK_PRE_EN] = &tdmout_b_sclk_pre_en.hw,
  991. [AUD_CLKID_TDMOUT_C_SCLK_PRE_EN] = &tdmout_c_sclk_pre_en.hw,
  992. [AUD_CLKID_TDMIN_A_SCLK_POST_EN] = &tdmin_a_sclk_post_en.hw,
  993. [AUD_CLKID_TDMIN_B_SCLK_POST_EN] = &tdmin_b_sclk_post_en.hw,
  994. [AUD_CLKID_TDMIN_C_SCLK_POST_EN] = &tdmin_c_sclk_post_en.hw,
  995. [AUD_CLKID_TDMIN_LB_SCLK_POST_EN] = &tdmin_lb_sclk_post_en.hw,
  996. [AUD_CLKID_TDMOUT_A_SCLK_POST_EN] = &tdmout_a_sclk_post_en.hw,
  997. [AUD_CLKID_TDMOUT_B_SCLK_POST_EN] = &tdmout_b_sclk_post_en.hw,
  998. [AUD_CLKID_TDMOUT_C_SCLK_POST_EN] = &tdmout_c_sclk_post_en.hw,
  999. [AUD_CLKID_TDMIN_A_SCLK] = &tdmin_a_sclk.hw,
  1000. [AUD_CLKID_TDMIN_B_SCLK] = &tdmin_b_sclk.hw,
  1001. [AUD_CLKID_TDMIN_C_SCLK] = &tdmin_c_sclk.hw,
  1002. [AUD_CLKID_TDMIN_LB_SCLK] = &tdmin_lb_sclk.hw,
  1003. [AUD_CLKID_TDMOUT_A_SCLK] = &g12a_tdmout_a_sclk.hw,
  1004. [AUD_CLKID_TDMOUT_B_SCLK] = &g12a_tdmout_b_sclk.hw,
  1005. [AUD_CLKID_TDMOUT_C_SCLK] = &g12a_tdmout_c_sclk.hw,
  1006. [AUD_CLKID_TDMIN_A_LRCLK] = &tdmin_a_lrclk.hw,
  1007. [AUD_CLKID_TDMIN_B_LRCLK] = &tdmin_b_lrclk.hw,
  1008. [AUD_CLKID_TDMIN_C_LRCLK] = &tdmin_c_lrclk.hw,
  1009. [AUD_CLKID_TDMIN_LB_LRCLK] = &tdmin_lb_lrclk.hw,
  1010. [AUD_CLKID_TDMOUT_A_LRCLK] = &tdmout_a_lrclk.hw,
  1011. [AUD_CLKID_TDMOUT_B_LRCLK] = &tdmout_b_lrclk.hw,
  1012. [AUD_CLKID_TDMOUT_C_LRCLK] = &tdmout_c_lrclk.hw,
  1013. [AUD_CLKID_TDM_MCLK_PAD0] = &g12a_tdm_mclk_pad_0.hw,
  1014. [AUD_CLKID_TDM_MCLK_PAD1] = &g12a_tdm_mclk_pad_1.hw,
  1015. [AUD_CLKID_TDM_LRCLK_PAD0] = &g12a_tdm_lrclk_pad_0.hw,
  1016. [AUD_CLKID_TDM_LRCLK_PAD1] = &g12a_tdm_lrclk_pad_1.hw,
  1017. [AUD_CLKID_TDM_LRCLK_PAD2] = &g12a_tdm_lrclk_pad_2.hw,
  1018. [AUD_CLKID_TDM_SCLK_PAD0] = &g12a_tdm_sclk_pad_0.hw,
  1019. [AUD_CLKID_TDM_SCLK_PAD1] = &g12a_tdm_sclk_pad_1.hw,
  1020. [AUD_CLKID_TDM_SCLK_PAD2] = &g12a_tdm_sclk_pad_2.hw,
  1021. [AUD_CLKID_TOP] = &axg_aud_top,
  1022. [NR_CLKS] = NULL,
  1023. },
  1024. .num = NR_CLKS,
  1025. };
  1026. /*
  1027. * Array of all SM1 clocks provided by this provider
  1028. * The input clocks of the controller will be populated at runtime
  1029. */
  1030. static struct clk_hw_onecell_data sm1_audio_hw_onecell_data = {
  1031. .hws = {
  1032. [AUD_CLKID_DDR_ARB] = &ddr_arb.hw,
  1033. [AUD_CLKID_PDM] = &pdm.hw,
  1034. [AUD_CLKID_TDMIN_A] = &tdmin_a.hw,
  1035. [AUD_CLKID_TDMIN_B] = &tdmin_b.hw,
  1036. [AUD_CLKID_TDMIN_C] = &tdmin_c.hw,
  1037. [AUD_CLKID_TDMIN_LB] = &tdmin_lb.hw,
  1038. [AUD_CLKID_TDMOUT_A] = &tdmout_a.hw,
  1039. [AUD_CLKID_TDMOUT_B] = &tdmout_b.hw,
  1040. [AUD_CLKID_TDMOUT_C] = &tdmout_c.hw,
  1041. [AUD_CLKID_FRDDR_A] = &frddr_a.hw,
  1042. [AUD_CLKID_FRDDR_B] = &frddr_b.hw,
  1043. [AUD_CLKID_FRDDR_C] = &frddr_c.hw,
  1044. [AUD_CLKID_TODDR_A] = &toddr_a.hw,
  1045. [AUD_CLKID_TODDR_B] = &toddr_b.hw,
  1046. [AUD_CLKID_TODDR_C] = &toddr_c.hw,
  1047. [AUD_CLKID_LOOPBACK] = &loopback.hw,
  1048. [AUD_CLKID_SPDIFIN] = &spdifin.hw,
  1049. [AUD_CLKID_SPDIFOUT] = &spdifout.hw,
  1050. [AUD_CLKID_RESAMPLE] = &resample.hw,
  1051. [AUD_CLKID_SPDIFOUT_B] = &spdifout_b.hw,
  1052. [AUD_CLKID_MST_A_MCLK_SEL] = &sm1_mst_a_mclk_sel.hw,
  1053. [AUD_CLKID_MST_B_MCLK_SEL] = &sm1_mst_b_mclk_sel.hw,
  1054. [AUD_CLKID_MST_C_MCLK_SEL] = &sm1_mst_c_mclk_sel.hw,
  1055. [AUD_CLKID_MST_D_MCLK_SEL] = &sm1_mst_d_mclk_sel.hw,
  1056. [AUD_CLKID_MST_E_MCLK_SEL] = &sm1_mst_e_mclk_sel.hw,
  1057. [AUD_CLKID_MST_F_MCLK_SEL] = &sm1_mst_f_mclk_sel.hw,
  1058. [AUD_CLKID_MST_A_MCLK_DIV] = &sm1_mst_a_mclk_div.hw,
  1059. [AUD_CLKID_MST_B_MCLK_DIV] = &sm1_mst_b_mclk_div.hw,
  1060. [AUD_CLKID_MST_C_MCLK_DIV] = &sm1_mst_c_mclk_div.hw,
  1061. [AUD_CLKID_MST_D_MCLK_DIV] = &sm1_mst_d_mclk_div.hw,
  1062. [AUD_CLKID_MST_E_MCLK_DIV] = &sm1_mst_e_mclk_div.hw,
  1063. [AUD_CLKID_MST_F_MCLK_DIV] = &sm1_mst_f_mclk_div.hw,
  1064. [AUD_CLKID_MST_A_MCLK] = &sm1_mst_a_mclk.hw,
  1065. [AUD_CLKID_MST_B_MCLK] = &sm1_mst_b_mclk.hw,
  1066. [AUD_CLKID_MST_C_MCLK] = &sm1_mst_c_mclk.hw,
  1067. [AUD_CLKID_MST_D_MCLK] = &sm1_mst_d_mclk.hw,
  1068. [AUD_CLKID_MST_E_MCLK] = &sm1_mst_e_mclk.hw,
  1069. [AUD_CLKID_MST_F_MCLK] = &sm1_mst_f_mclk.hw,
  1070. [AUD_CLKID_SPDIFOUT_CLK_SEL] = &spdifout_clk_sel.hw,
  1071. [AUD_CLKID_SPDIFOUT_CLK_DIV] = &spdifout_clk_div.hw,
  1072. [AUD_CLKID_SPDIFOUT_CLK] = &spdifout_clk.hw,
  1073. [AUD_CLKID_SPDIFOUT_B_CLK_SEL] = &spdifout_b_clk_sel.hw,
  1074. [AUD_CLKID_SPDIFOUT_B_CLK_DIV] = &spdifout_b_clk_div.hw,
  1075. [AUD_CLKID_SPDIFOUT_B_CLK] = &spdifout_b_clk.hw,
  1076. [AUD_CLKID_SPDIFIN_CLK_SEL] = &spdifin_clk_sel.hw,
  1077. [AUD_CLKID_SPDIFIN_CLK_DIV] = &spdifin_clk_div.hw,
  1078. [AUD_CLKID_SPDIFIN_CLK] = &spdifin_clk.hw,
  1079. [AUD_CLKID_PDM_DCLK_SEL] = &pdm_dclk_sel.hw,
  1080. [AUD_CLKID_PDM_DCLK_DIV] = &pdm_dclk_div.hw,
  1081. [AUD_CLKID_PDM_DCLK] = &pdm_dclk.hw,
  1082. [AUD_CLKID_PDM_SYSCLK_SEL] = &pdm_sysclk_sel.hw,
  1083. [AUD_CLKID_PDM_SYSCLK_DIV] = &pdm_sysclk_div.hw,
  1084. [AUD_CLKID_PDM_SYSCLK] = &pdm_sysclk.hw,
  1085. [AUD_CLKID_MST_A_SCLK_PRE_EN] = &mst_a_sclk_pre_en.hw,
  1086. [AUD_CLKID_MST_B_SCLK_PRE_EN] = &mst_b_sclk_pre_en.hw,
  1087. [AUD_CLKID_MST_C_SCLK_PRE_EN] = &mst_c_sclk_pre_en.hw,
  1088. [AUD_CLKID_MST_D_SCLK_PRE_EN] = &mst_d_sclk_pre_en.hw,
  1089. [AUD_CLKID_MST_E_SCLK_PRE_EN] = &mst_e_sclk_pre_en.hw,
  1090. [AUD_CLKID_MST_F_SCLK_PRE_EN] = &mst_f_sclk_pre_en.hw,
  1091. [AUD_CLKID_MST_A_SCLK_DIV] = &mst_a_sclk_div.hw,
  1092. [AUD_CLKID_MST_B_SCLK_DIV] = &mst_b_sclk_div.hw,
  1093. [AUD_CLKID_MST_C_SCLK_DIV] = &mst_c_sclk_div.hw,
  1094. [AUD_CLKID_MST_D_SCLK_DIV] = &mst_d_sclk_div.hw,
  1095. [AUD_CLKID_MST_E_SCLK_DIV] = &mst_e_sclk_div.hw,
  1096. [AUD_CLKID_MST_F_SCLK_DIV] = &mst_f_sclk_div.hw,
  1097. [AUD_CLKID_MST_A_SCLK_POST_EN] = &mst_a_sclk_post_en.hw,
  1098. [AUD_CLKID_MST_B_SCLK_POST_EN] = &mst_b_sclk_post_en.hw,
  1099. [AUD_CLKID_MST_C_SCLK_POST_EN] = &mst_c_sclk_post_en.hw,
  1100. [AUD_CLKID_MST_D_SCLK_POST_EN] = &mst_d_sclk_post_en.hw,
  1101. [AUD_CLKID_MST_E_SCLK_POST_EN] = &mst_e_sclk_post_en.hw,
  1102. [AUD_CLKID_MST_F_SCLK_POST_EN] = &mst_f_sclk_post_en.hw,
  1103. [AUD_CLKID_MST_A_SCLK] = &mst_a_sclk.hw,
  1104. [AUD_CLKID_MST_B_SCLK] = &mst_b_sclk.hw,
  1105. [AUD_CLKID_MST_C_SCLK] = &mst_c_sclk.hw,
  1106. [AUD_CLKID_MST_D_SCLK] = &mst_d_sclk.hw,
  1107. [AUD_CLKID_MST_E_SCLK] = &mst_e_sclk.hw,
  1108. [AUD_CLKID_MST_F_SCLK] = &mst_f_sclk.hw,
  1109. [AUD_CLKID_MST_A_LRCLK_DIV] = &mst_a_lrclk_div.hw,
  1110. [AUD_CLKID_MST_B_LRCLK_DIV] = &mst_b_lrclk_div.hw,
  1111. [AUD_CLKID_MST_C_LRCLK_DIV] = &mst_c_lrclk_div.hw,
  1112. [AUD_CLKID_MST_D_LRCLK_DIV] = &mst_d_lrclk_div.hw,
  1113. [AUD_CLKID_MST_E_LRCLK_DIV] = &mst_e_lrclk_div.hw,
  1114. [AUD_CLKID_MST_F_LRCLK_DIV] = &mst_f_lrclk_div.hw,
  1115. [AUD_CLKID_MST_A_LRCLK] = &mst_a_lrclk.hw,
  1116. [AUD_CLKID_MST_B_LRCLK] = &mst_b_lrclk.hw,
  1117. [AUD_CLKID_MST_C_LRCLK] = &mst_c_lrclk.hw,
  1118. [AUD_CLKID_MST_D_LRCLK] = &mst_d_lrclk.hw,
  1119. [AUD_CLKID_MST_E_LRCLK] = &mst_e_lrclk.hw,
  1120. [AUD_CLKID_MST_F_LRCLK] = &mst_f_lrclk.hw,
  1121. [AUD_CLKID_TDMIN_A_SCLK_SEL] = &tdmin_a_sclk_sel.hw,
  1122. [AUD_CLKID_TDMIN_B_SCLK_SEL] = &tdmin_b_sclk_sel.hw,
  1123. [AUD_CLKID_TDMIN_C_SCLK_SEL] = &tdmin_c_sclk_sel.hw,
  1124. [AUD_CLKID_TDMIN_LB_SCLK_SEL] = &tdmin_lb_sclk_sel.hw,
  1125. [AUD_CLKID_TDMOUT_A_SCLK_SEL] = &tdmout_a_sclk_sel.hw,
  1126. [AUD_CLKID_TDMOUT_B_SCLK_SEL] = &tdmout_b_sclk_sel.hw,
  1127. [AUD_CLKID_TDMOUT_C_SCLK_SEL] = &tdmout_c_sclk_sel.hw,
  1128. [AUD_CLKID_TDMIN_A_SCLK_PRE_EN] = &tdmin_a_sclk_pre_en.hw,
  1129. [AUD_CLKID_TDMIN_B_SCLK_PRE_EN] = &tdmin_b_sclk_pre_en.hw,
  1130. [AUD_CLKID_TDMIN_C_SCLK_PRE_EN] = &tdmin_c_sclk_pre_en.hw,
  1131. [AUD_CLKID_TDMIN_LB_SCLK_PRE_EN] = &tdmin_lb_sclk_pre_en.hw,
  1132. [AUD_CLKID_TDMOUT_A_SCLK_PRE_EN] = &tdmout_a_sclk_pre_en.hw,
  1133. [AUD_CLKID_TDMOUT_B_SCLK_PRE_EN] = &tdmout_b_sclk_pre_en.hw,
  1134. [AUD_CLKID_TDMOUT_C_SCLK_PRE_EN] = &tdmout_c_sclk_pre_en.hw,
  1135. [AUD_CLKID_TDMIN_A_SCLK_POST_EN] = &tdmin_a_sclk_post_en.hw,
  1136. [AUD_CLKID_TDMIN_B_SCLK_POST_EN] = &tdmin_b_sclk_post_en.hw,
  1137. [AUD_CLKID_TDMIN_C_SCLK_POST_EN] = &tdmin_c_sclk_post_en.hw,
  1138. [AUD_CLKID_TDMIN_LB_SCLK_POST_EN] = &tdmin_lb_sclk_post_en.hw,
  1139. [AUD_CLKID_TDMOUT_A_SCLK_POST_EN] = &tdmout_a_sclk_post_en.hw,
  1140. [AUD_CLKID_TDMOUT_B_SCLK_POST_EN] = &tdmout_b_sclk_post_en.hw,
  1141. [AUD_CLKID_TDMOUT_C_SCLK_POST_EN] = &tdmout_c_sclk_post_en.hw,
  1142. [AUD_CLKID_TDMIN_A_SCLK] = &tdmin_a_sclk.hw,
  1143. [AUD_CLKID_TDMIN_B_SCLK] = &tdmin_b_sclk.hw,
  1144. [AUD_CLKID_TDMIN_C_SCLK] = &tdmin_c_sclk.hw,
  1145. [AUD_CLKID_TDMIN_LB_SCLK] = &tdmin_lb_sclk.hw,
  1146. [AUD_CLKID_TDMOUT_A_SCLK] = &g12a_tdmout_a_sclk.hw,
  1147. [AUD_CLKID_TDMOUT_B_SCLK] = &g12a_tdmout_b_sclk.hw,
  1148. [AUD_CLKID_TDMOUT_C_SCLK] = &g12a_tdmout_c_sclk.hw,
  1149. [AUD_CLKID_TDMIN_A_LRCLK] = &tdmin_a_lrclk.hw,
  1150. [AUD_CLKID_TDMIN_B_LRCLK] = &tdmin_b_lrclk.hw,
  1151. [AUD_CLKID_TDMIN_C_LRCLK] = &tdmin_c_lrclk.hw,
  1152. [AUD_CLKID_TDMIN_LB_LRCLK] = &tdmin_lb_lrclk.hw,
  1153. [AUD_CLKID_TDMOUT_A_LRCLK] = &tdmout_a_lrclk.hw,
  1154. [AUD_CLKID_TDMOUT_B_LRCLK] = &tdmout_b_lrclk.hw,
  1155. [AUD_CLKID_TDMOUT_C_LRCLK] = &tdmout_c_lrclk.hw,
  1156. [AUD_CLKID_TDM_MCLK_PAD0] = &sm1_tdm_mclk_pad_0.hw,
  1157. [AUD_CLKID_TDM_MCLK_PAD1] = &sm1_tdm_mclk_pad_1.hw,
  1158. [AUD_CLKID_TDM_LRCLK_PAD0] = &sm1_tdm_lrclk_pad_0.hw,
  1159. [AUD_CLKID_TDM_LRCLK_PAD1] = &sm1_tdm_lrclk_pad_1.hw,
  1160. [AUD_CLKID_TDM_LRCLK_PAD2] = &sm1_tdm_lrclk_pad_2.hw,
  1161. [AUD_CLKID_TDM_SCLK_PAD0] = &sm1_tdm_sclk_pad_0.hw,
  1162. [AUD_CLKID_TDM_SCLK_PAD1] = &sm1_tdm_sclk_pad_1.hw,
  1163. [AUD_CLKID_TDM_SCLK_PAD2] = &sm1_tdm_sclk_pad_2.hw,
  1164. [AUD_CLKID_TOP] = &sm1_aud_top.hw,
  1165. [AUD_CLKID_TORAM] = &toram.hw,
  1166. [AUD_CLKID_EQDRC] = &eqdrc.hw,
  1167. [AUD_CLKID_RESAMPLE_B] = &resample_b.hw,
  1168. [AUD_CLKID_TOVAD] = &tovad.hw,
  1169. [AUD_CLKID_LOCKER] = &locker.hw,
  1170. [AUD_CLKID_SPDIFIN_LB] = &spdifin_lb.hw,
  1171. [AUD_CLKID_FRDDR_D] = &frddr_d.hw,
  1172. [AUD_CLKID_TODDR_D] = &toddr_d.hw,
  1173. [AUD_CLKID_LOOPBACK_B] = &loopback_b.hw,
  1174. [AUD_CLKID_CLK81_EN] = &sm1_clk81_en.hw,
  1175. [AUD_CLKID_SYSCLK_A_DIV] = &sm1_sysclk_a_div.hw,
  1176. [AUD_CLKID_SYSCLK_A_EN] = &sm1_sysclk_a_en.hw,
  1177. [AUD_CLKID_SYSCLK_B_DIV] = &sm1_sysclk_b_div.hw,
  1178. [AUD_CLKID_SYSCLK_B_EN] = &sm1_sysclk_b_en.hw,
  1179. [NR_CLKS] = NULL,
  1180. },
  1181. .num = NR_CLKS,
  1182. };
  1183. /* Convenience table to populate regmap in .probe(). */
  1184. static struct clk_regmap *const axg_clk_regmaps[] = {
  1185. &ddr_arb,
  1186. &pdm,
  1187. &tdmin_a,
  1188. &tdmin_b,
  1189. &tdmin_c,
  1190. &tdmin_lb,
  1191. &tdmout_a,
  1192. &tdmout_b,
  1193. &tdmout_c,
  1194. &frddr_a,
  1195. &frddr_b,
  1196. &frddr_c,
  1197. &toddr_a,
  1198. &toddr_b,
  1199. &toddr_c,
  1200. &loopback,
  1201. &spdifin,
  1202. &spdifout,
  1203. &resample,
  1204. &power_detect,
  1205. &mst_a_mclk_sel,
  1206. &mst_b_mclk_sel,
  1207. &mst_c_mclk_sel,
  1208. &mst_d_mclk_sel,
  1209. &mst_e_mclk_sel,
  1210. &mst_f_mclk_sel,
  1211. &mst_a_mclk_div,
  1212. &mst_b_mclk_div,
  1213. &mst_c_mclk_div,
  1214. &mst_d_mclk_div,
  1215. &mst_e_mclk_div,
  1216. &mst_f_mclk_div,
  1217. &mst_a_mclk,
  1218. &mst_b_mclk,
  1219. &mst_c_mclk,
  1220. &mst_d_mclk,
  1221. &mst_e_mclk,
  1222. &mst_f_mclk,
  1223. &spdifout_clk_sel,
  1224. &spdifout_clk_div,
  1225. &spdifout_clk,
  1226. &spdifin_clk_sel,
  1227. &spdifin_clk_div,
  1228. &spdifin_clk,
  1229. &pdm_dclk_sel,
  1230. &pdm_dclk_div,
  1231. &pdm_dclk,
  1232. &pdm_sysclk_sel,
  1233. &pdm_sysclk_div,
  1234. &pdm_sysclk,
  1235. &mst_a_sclk_pre_en,
  1236. &mst_b_sclk_pre_en,
  1237. &mst_c_sclk_pre_en,
  1238. &mst_d_sclk_pre_en,
  1239. &mst_e_sclk_pre_en,
  1240. &mst_f_sclk_pre_en,
  1241. &mst_a_sclk_div,
  1242. &mst_b_sclk_div,
  1243. &mst_c_sclk_div,
  1244. &mst_d_sclk_div,
  1245. &mst_e_sclk_div,
  1246. &mst_f_sclk_div,
  1247. &mst_a_sclk_post_en,
  1248. &mst_b_sclk_post_en,
  1249. &mst_c_sclk_post_en,
  1250. &mst_d_sclk_post_en,
  1251. &mst_e_sclk_post_en,
  1252. &mst_f_sclk_post_en,
  1253. &mst_a_sclk,
  1254. &mst_b_sclk,
  1255. &mst_c_sclk,
  1256. &mst_d_sclk,
  1257. &mst_e_sclk,
  1258. &mst_f_sclk,
  1259. &mst_a_lrclk_div,
  1260. &mst_b_lrclk_div,
  1261. &mst_c_lrclk_div,
  1262. &mst_d_lrclk_div,
  1263. &mst_e_lrclk_div,
  1264. &mst_f_lrclk_div,
  1265. &mst_a_lrclk,
  1266. &mst_b_lrclk,
  1267. &mst_c_lrclk,
  1268. &mst_d_lrclk,
  1269. &mst_e_lrclk,
  1270. &mst_f_lrclk,
  1271. &tdmin_a_sclk_sel,
  1272. &tdmin_b_sclk_sel,
  1273. &tdmin_c_sclk_sel,
  1274. &tdmin_lb_sclk_sel,
  1275. &tdmout_a_sclk_sel,
  1276. &tdmout_b_sclk_sel,
  1277. &tdmout_c_sclk_sel,
  1278. &tdmin_a_sclk_pre_en,
  1279. &tdmin_b_sclk_pre_en,
  1280. &tdmin_c_sclk_pre_en,
  1281. &tdmin_lb_sclk_pre_en,
  1282. &tdmout_a_sclk_pre_en,
  1283. &tdmout_b_sclk_pre_en,
  1284. &tdmout_c_sclk_pre_en,
  1285. &tdmin_a_sclk_post_en,
  1286. &tdmin_b_sclk_post_en,
  1287. &tdmin_c_sclk_post_en,
  1288. &tdmin_lb_sclk_post_en,
  1289. &tdmout_a_sclk_post_en,
  1290. &tdmout_b_sclk_post_en,
  1291. &tdmout_c_sclk_post_en,
  1292. &tdmin_a_sclk,
  1293. &tdmin_b_sclk,
  1294. &tdmin_c_sclk,
  1295. &tdmin_lb_sclk,
  1296. &axg_tdmout_a_sclk,
  1297. &axg_tdmout_b_sclk,
  1298. &axg_tdmout_c_sclk,
  1299. &tdmin_a_lrclk,
  1300. &tdmin_b_lrclk,
  1301. &tdmin_c_lrclk,
  1302. &tdmin_lb_lrclk,
  1303. &tdmout_a_lrclk,
  1304. &tdmout_b_lrclk,
  1305. &tdmout_c_lrclk,
  1306. };
  1307. static struct clk_regmap *const g12a_clk_regmaps[] = {
  1308. &ddr_arb,
  1309. &pdm,
  1310. &tdmin_a,
  1311. &tdmin_b,
  1312. &tdmin_c,
  1313. &tdmin_lb,
  1314. &tdmout_a,
  1315. &tdmout_b,
  1316. &tdmout_c,
  1317. &frddr_a,
  1318. &frddr_b,
  1319. &frddr_c,
  1320. &toddr_a,
  1321. &toddr_b,
  1322. &toddr_c,
  1323. &loopback,
  1324. &spdifin,
  1325. &spdifout,
  1326. &resample,
  1327. &power_detect,
  1328. &spdifout_b,
  1329. &mst_a_mclk_sel,
  1330. &mst_b_mclk_sel,
  1331. &mst_c_mclk_sel,
  1332. &mst_d_mclk_sel,
  1333. &mst_e_mclk_sel,
  1334. &mst_f_mclk_sel,
  1335. &mst_a_mclk_div,
  1336. &mst_b_mclk_div,
  1337. &mst_c_mclk_div,
  1338. &mst_d_mclk_div,
  1339. &mst_e_mclk_div,
  1340. &mst_f_mclk_div,
  1341. &mst_a_mclk,
  1342. &mst_b_mclk,
  1343. &mst_c_mclk,
  1344. &mst_d_mclk,
  1345. &mst_e_mclk,
  1346. &mst_f_mclk,
  1347. &spdifout_clk_sel,
  1348. &spdifout_clk_div,
  1349. &spdifout_clk,
  1350. &spdifin_clk_sel,
  1351. &spdifin_clk_div,
  1352. &spdifin_clk,
  1353. &pdm_dclk_sel,
  1354. &pdm_dclk_div,
  1355. &pdm_dclk,
  1356. &pdm_sysclk_sel,
  1357. &pdm_sysclk_div,
  1358. &pdm_sysclk,
  1359. &mst_a_sclk_pre_en,
  1360. &mst_b_sclk_pre_en,
  1361. &mst_c_sclk_pre_en,
  1362. &mst_d_sclk_pre_en,
  1363. &mst_e_sclk_pre_en,
  1364. &mst_f_sclk_pre_en,
  1365. &mst_a_sclk_div,
  1366. &mst_b_sclk_div,
  1367. &mst_c_sclk_div,
  1368. &mst_d_sclk_div,
  1369. &mst_e_sclk_div,
  1370. &mst_f_sclk_div,
  1371. &mst_a_sclk_post_en,
  1372. &mst_b_sclk_post_en,
  1373. &mst_c_sclk_post_en,
  1374. &mst_d_sclk_post_en,
  1375. &mst_e_sclk_post_en,
  1376. &mst_f_sclk_post_en,
  1377. &mst_a_sclk,
  1378. &mst_b_sclk,
  1379. &mst_c_sclk,
  1380. &mst_d_sclk,
  1381. &mst_e_sclk,
  1382. &mst_f_sclk,
  1383. &mst_a_lrclk_div,
  1384. &mst_b_lrclk_div,
  1385. &mst_c_lrclk_div,
  1386. &mst_d_lrclk_div,
  1387. &mst_e_lrclk_div,
  1388. &mst_f_lrclk_div,
  1389. &mst_a_lrclk,
  1390. &mst_b_lrclk,
  1391. &mst_c_lrclk,
  1392. &mst_d_lrclk,
  1393. &mst_e_lrclk,
  1394. &mst_f_lrclk,
  1395. &tdmin_a_sclk_sel,
  1396. &tdmin_b_sclk_sel,
  1397. &tdmin_c_sclk_sel,
  1398. &tdmin_lb_sclk_sel,
  1399. &tdmout_a_sclk_sel,
  1400. &tdmout_b_sclk_sel,
  1401. &tdmout_c_sclk_sel,
  1402. &tdmin_a_sclk_pre_en,
  1403. &tdmin_b_sclk_pre_en,
  1404. &tdmin_c_sclk_pre_en,
  1405. &tdmin_lb_sclk_pre_en,
  1406. &tdmout_a_sclk_pre_en,
  1407. &tdmout_b_sclk_pre_en,
  1408. &tdmout_c_sclk_pre_en,
  1409. &tdmin_a_sclk_post_en,
  1410. &tdmin_b_sclk_post_en,
  1411. &tdmin_c_sclk_post_en,
  1412. &tdmin_lb_sclk_post_en,
  1413. &tdmout_a_sclk_post_en,
  1414. &tdmout_b_sclk_post_en,
  1415. &tdmout_c_sclk_post_en,
  1416. &tdmin_a_sclk,
  1417. &tdmin_b_sclk,
  1418. &tdmin_c_sclk,
  1419. &tdmin_lb_sclk,
  1420. &g12a_tdmout_a_sclk,
  1421. &g12a_tdmout_b_sclk,
  1422. &g12a_tdmout_c_sclk,
  1423. &tdmin_a_lrclk,
  1424. &tdmin_b_lrclk,
  1425. &tdmin_c_lrclk,
  1426. &tdmin_lb_lrclk,
  1427. &tdmout_a_lrclk,
  1428. &tdmout_b_lrclk,
  1429. &tdmout_c_lrclk,
  1430. &spdifout_b_clk_sel,
  1431. &spdifout_b_clk_div,
  1432. &spdifout_b_clk,
  1433. &g12a_tdm_mclk_pad_0,
  1434. &g12a_tdm_mclk_pad_1,
  1435. &g12a_tdm_lrclk_pad_0,
  1436. &g12a_tdm_lrclk_pad_1,
  1437. &g12a_tdm_lrclk_pad_2,
  1438. &g12a_tdm_sclk_pad_0,
  1439. &g12a_tdm_sclk_pad_1,
  1440. &g12a_tdm_sclk_pad_2,
  1441. &toram,
  1442. &eqdrc,
  1443. };
  1444. static struct clk_regmap *const sm1_clk_regmaps[] = {
  1445. &ddr_arb,
  1446. &pdm,
  1447. &tdmin_a,
  1448. &tdmin_b,
  1449. &tdmin_c,
  1450. &tdmin_lb,
  1451. &tdmout_a,
  1452. &tdmout_b,
  1453. &tdmout_c,
  1454. &frddr_a,
  1455. &frddr_b,
  1456. &frddr_c,
  1457. &toddr_a,
  1458. &toddr_b,
  1459. &toddr_c,
  1460. &loopback,
  1461. &spdifin,
  1462. &spdifout,
  1463. &resample,
  1464. &spdifout_b,
  1465. &sm1_mst_a_mclk_sel,
  1466. &sm1_mst_b_mclk_sel,
  1467. &sm1_mst_c_mclk_sel,
  1468. &sm1_mst_d_mclk_sel,
  1469. &sm1_mst_e_mclk_sel,
  1470. &sm1_mst_f_mclk_sel,
  1471. &sm1_mst_a_mclk_div,
  1472. &sm1_mst_b_mclk_div,
  1473. &sm1_mst_c_mclk_div,
  1474. &sm1_mst_d_mclk_div,
  1475. &sm1_mst_e_mclk_div,
  1476. &sm1_mst_f_mclk_div,
  1477. &sm1_mst_a_mclk,
  1478. &sm1_mst_b_mclk,
  1479. &sm1_mst_c_mclk,
  1480. &sm1_mst_d_mclk,
  1481. &sm1_mst_e_mclk,
  1482. &sm1_mst_f_mclk,
  1483. &spdifout_clk_sel,
  1484. &spdifout_clk_div,
  1485. &spdifout_clk,
  1486. &spdifin_clk_sel,
  1487. &spdifin_clk_div,
  1488. &spdifin_clk,
  1489. &pdm_dclk_sel,
  1490. &pdm_dclk_div,
  1491. &pdm_dclk,
  1492. &pdm_sysclk_sel,
  1493. &pdm_sysclk_div,
  1494. &pdm_sysclk,
  1495. &mst_a_sclk_pre_en,
  1496. &mst_b_sclk_pre_en,
  1497. &mst_c_sclk_pre_en,
  1498. &mst_d_sclk_pre_en,
  1499. &mst_e_sclk_pre_en,
  1500. &mst_f_sclk_pre_en,
  1501. &mst_a_sclk_div,
  1502. &mst_b_sclk_div,
  1503. &mst_c_sclk_div,
  1504. &mst_d_sclk_div,
  1505. &mst_e_sclk_div,
  1506. &mst_f_sclk_div,
  1507. &mst_a_sclk_post_en,
  1508. &mst_b_sclk_post_en,
  1509. &mst_c_sclk_post_en,
  1510. &mst_d_sclk_post_en,
  1511. &mst_e_sclk_post_en,
  1512. &mst_f_sclk_post_en,
  1513. &mst_a_sclk,
  1514. &mst_b_sclk,
  1515. &mst_c_sclk,
  1516. &mst_d_sclk,
  1517. &mst_e_sclk,
  1518. &mst_f_sclk,
  1519. &mst_a_lrclk_div,
  1520. &mst_b_lrclk_div,
  1521. &mst_c_lrclk_div,
  1522. &mst_d_lrclk_div,
  1523. &mst_e_lrclk_div,
  1524. &mst_f_lrclk_div,
  1525. &mst_a_lrclk,
  1526. &mst_b_lrclk,
  1527. &mst_c_lrclk,
  1528. &mst_d_lrclk,
  1529. &mst_e_lrclk,
  1530. &mst_f_lrclk,
  1531. &tdmin_a_sclk_sel,
  1532. &tdmin_b_sclk_sel,
  1533. &tdmin_c_sclk_sel,
  1534. &tdmin_lb_sclk_sel,
  1535. &tdmout_a_sclk_sel,
  1536. &tdmout_b_sclk_sel,
  1537. &tdmout_c_sclk_sel,
  1538. &tdmin_a_sclk_pre_en,
  1539. &tdmin_b_sclk_pre_en,
  1540. &tdmin_c_sclk_pre_en,
  1541. &tdmin_lb_sclk_pre_en,
  1542. &tdmout_a_sclk_pre_en,
  1543. &tdmout_b_sclk_pre_en,
  1544. &tdmout_c_sclk_pre_en,
  1545. &tdmin_a_sclk_post_en,
  1546. &tdmin_b_sclk_post_en,
  1547. &tdmin_c_sclk_post_en,
  1548. &tdmin_lb_sclk_post_en,
  1549. &tdmout_a_sclk_post_en,
  1550. &tdmout_b_sclk_post_en,
  1551. &tdmout_c_sclk_post_en,
  1552. &tdmin_a_sclk,
  1553. &tdmin_b_sclk,
  1554. &tdmin_c_sclk,
  1555. &tdmin_lb_sclk,
  1556. &g12a_tdmout_a_sclk,
  1557. &g12a_tdmout_b_sclk,
  1558. &g12a_tdmout_c_sclk,
  1559. &tdmin_a_lrclk,
  1560. &tdmin_b_lrclk,
  1561. &tdmin_c_lrclk,
  1562. &tdmin_lb_lrclk,
  1563. &tdmout_a_lrclk,
  1564. &tdmout_b_lrclk,
  1565. &tdmout_c_lrclk,
  1566. &spdifout_b_clk_sel,
  1567. &spdifout_b_clk_div,
  1568. &spdifout_b_clk,
  1569. &sm1_tdm_mclk_pad_0,
  1570. &sm1_tdm_mclk_pad_1,
  1571. &sm1_tdm_lrclk_pad_0,
  1572. &sm1_tdm_lrclk_pad_1,
  1573. &sm1_tdm_lrclk_pad_2,
  1574. &sm1_tdm_sclk_pad_0,
  1575. &sm1_tdm_sclk_pad_1,
  1576. &sm1_tdm_sclk_pad_2,
  1577. &sm1_aud_top,
  1578. &toram,
  1579. &eqdrc,
  1580. &resample_b,
  1581. &tovad,
  1582. &locker,
  1583. &spdifin_lb,
  1584. &frddr_d,
  1585. &toddr_d,
  1586. &loopback_b,
  1587. &sm1_clk81_en,
  1588. &sm1_sysclk_a_div,
  1589. &sm1_sysclk_a_en,
  1590. &sm1_sysclk_b_div,
  1591. &sm1_sysclk_b_en,
  1592. };
  1593. struct axg_audio_reset_data {
  1594. struct reset_controller_dev rstc;
  1595. struct regmap *map;
  1596. unsigned int offset;
  1597. };
  1598. static void axg_audio_reset_reg_and_bit(struct axg_audio_reset_data *rst,
  1599. unsigned long id,
  1600. unsigned int *reg,
  1601. unsigned int *bit)
  1602. {
  1603. unsigned int stride = regmap_get_reg_stride(rst->map);
  1604. *reg = (id / (stride * BITS_PER_BYTE)) * stride;
  1605. *reg += rst->offset;
  1606. *bit = id % (stride * BITS_PER_BYTE);
  1607. }
  1608. static int axg_audio_reset_update(struct reset_controller_dev *rcdev,
  1609. unsigned long id, bool assert)
  1610. {
  1611. struct axg_audio_reset_data *rst =
  1612. container_of(rcdev, struct axg_audio_reset_data, rstc);
  1613. unsigned int offset, bit;
  1614. axg_audio_reset_reg_and_bit(rst, id, &offset, &bit);
  1615. regmap_update_bits(rst->map, offset, BIT(bit),
  1616. assert ? BIT(bit) : 0);
  1617. return 0;
  1618. }
  1619. static int axg_audio_reset_status(struct reset_controller_dev *rcdev,
  1620. unsigned long id)
  1621. {
  1622. struct axg_audio_reset_data *rst =
  1623. container_of(rcdev, struct axg_audio_reset_data, rstc);
  1624. unsigned int val, offset, bit;
  1625. axg_audio_reset_reg_and_bit(rst, id, &offset, &bit);
  1626. regmap_read(rst->map, offset, &val);
  1627. return !!(val & BIT(bit));
  1628. }
  1629. static int axg_audio_reset_assert(struct reset_controller_dev *rcdev,
  1630. unsigned long id)
  1631. {
  1632. return axg_audio_reset_update(rcdev, id, true);
  1633. }
  1634. static int axg_audio_reset_deassert(struct reset_controller_dev *rcdev,
  1635. unsigned long id)
  1636. {
  1637. return axg_audio_reset_update(rcdev, id, false);
  1638. }
  1639. static int axg_audio_reset_toggle(struct reset_controller_dev *rcdev,
  1640. unsigned long id)
  1641. {
  1642. int ret;
  1643. ret = axg_audio_reset_assert(rcdev, id);
  1644. if (ret)
  1645. return ret;
  1646. return axg_audio_reset_deassert(rcdev, id);
  1647. }
  1648. static const struct reset_control_ops axg_audio_rstc_ops = {
  1649. .assert = axg_audio_reset_assert,
  1650. .deassert = axg_audio_reset_deassert,
  1651. .reset = axg_audio_reset_toggle,
  1652. .status = axg_audio_reset_status,
  1653. };
  1654. static const struct regmap_config axg_audio_regmap_cfg = {
  1655. .reg_bits = 32,
  1656. .val_bits = 32,
  1657. .reg_stride = 4,
  1658. .max_register = AUDIO_CLK_SPDIFOUT_B_CTRL,
  1659. };
  1660. struct audioclk_data {
  1661. struct clk_regmap *const *regmap_clks;
  1662. unsigned int regmap_clk_num;
  1663. struct clk_hw_onecell_data *hw_onecell_data;
  1664. unsigned int reset_offset;
  1665. unsigned int reset_num;
  1666. };
  1667. static int axg_audio_clkc_probe(struct platform_device *pdev)
  1668. {
  1669. struct device *dev = &pdev->dev;
  1670. const struct audioclk_data *data;
  1671. struct axg_audio_reset_data *rst;
  1672. struct regmap *map;
  1673. void __iomem *regs;
  1674. struct clk_hw *hw;
  1675. struct clk *clk;
  1676. int ret, i;
  1677. data = of_device_get_match_data(dev);
  1678. if (!data)
  1679. return -EINVAL;
  1680. regs = devm_platform_ioremap_resource(pdev, 0);
  1681. if (IS_ERR(regs))
  1682. return PTR_ERR(regs);
  1683. map = devm_regmap_init_mmio(dev, regs, &axg_audio_regmap_cfg);
  1684. if (IS_ERR(map)) {
  1685. dev_err(dev, "failed to init regmap: %ld\n", PTR_ERR(map));
  1686. return PTR_ERR(map);
  1687. }
  1688. /* Get the mandatory peripheral clock */
  1689. clk = devm_clk_get_enabled(dev, "pclk");
  1690. if (IS_ERR(clk))
  1691. return PTR_ERR(clk);
  1692. ret = device_reset(dev);
  1693. if (ret) {
  1694. dev_err_probe(dev, ret, "failed to reset device\n");
  1695. return ret;
  1696. }
  1697. /* Populate regmap for the regmap backed clocks */
  1698. for (i = 0; i < data->regmap_clk_num; i++)
  1699. data->regmap_clks[i]->map = map;
  1700. /* Take care to skip the registered input clocks */
  1701. for (i = AUD_CLKID_DDR_ARB; i < data->hw_onecell_data->num; i++) {
  1702. const char *name;
  1703. hw = data->hw_onecell_data->hws[i];
  1704. /* array might be sparse */
  1705. if (!hw)
  1706. continue;
  1707. name = hw->init->name;
  1708. ret = devm_clk_hw_register(dev, hw);
  1709. if (ret) {
  1710. dev_err(dev, "failed to register clock %s\n", name);
  1711. return ret;
  1712. }
  1713. }
  1714. ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  1715. data->hw_onecell_data);
  1716. if (ret)
  1717. return ret;
  1718. /* Stop here if there is no reset */
  1719. if (!data->reset_num)
  1720. return 0;
  1721. rst = devm_kzalloc(dev, sizeof(*rst), GFP_KERNEL);
  1722. if (!rst)
  1723. return -ENOMEM;
  1724. rst->map = map;
  1725. rst->offset = data->reset_offset;
  1726. rst->rstc.nr_resets = data->reset_num;
  1727. rst->rstc.ops = &axg_audio_rstc_ops;
  1728. rst->rstc.of_node = dev->of_node;
  1729. rst->rstc.owner = THIS_MODULE;
  1730. return devm_reset_controller_register(dev, &rst->rstc);
  1731. }
  1732. static const struct audioclk_data axg_audioclk_data = {
  1733. .regmap_clks = axg_clk_regmaps,
  1734. .regmap_clk_num = ARRAY_SIZE(axg_clk_regmaps),
  1735. .hw_onecell_data = &axg_audio_hw_onecell_data,
  1736. };
  1737. static const struct audioclk_data g12a_audioclk_data = {
  1738. .regmap_clks = g12a_clk_regmaps,
  1739. .regmap_clk_num = ARRAY_SIZE(g12a_clk_regmaps),
  1740. .hw_onecell_data = &g12a_audio_hw_onecell_data,
  1741. .reset_offset = AUDIO_SW_RESET,
  1742. .reset_num = 26,
  1743. };
  1744. static const struct audioclk_data sm1_audioclk_data = {
  1745. .regmap_clks = sm1_clk_regmaps,
  1746. .regmap_clk_num = ARRAY_SIZE(sm1_clk_regmaps),
  1747. .hw_onecell_data = &sm1_audio_hw_onecell_data,
  1748. .reset_offset = AUDIO_SM1_SW_RESET0,
  1749. .reset_num = 39,
  1750. };
  1751. static const struct of_device_id clkc_match_table[] = {
  1752. {
  1753. .compatible = "amlogic,axg-audio-clkc",
  1754. .data = &axg_audioclk_data
  1755. }, {
  1756. .compatible = "amlogic,g12a-audio-clkc",
  1757. .data = &g12a_audioclk_data
  1758. }, {
  1759. .compatible = "amlogic,sm1-audio-clkc",
  1760. .data = &sm1_audioclk_data
  1761. }, {}
  1762. };
  1763. MODULE_DEVICE_TABLE(of, clkc_match_table);
  1764. static struct platform_driver axg_audio_driver = {
  1765. .probe = axg_audio_clkc_probe,
  1766. .driver = {
  1767. .name = "axg-audio-clkc",
  1768. .of_match_table = clkc_match_table,
  1769. },
  1770. };
  1771. module_platform_driver(axg_audio_driver);
  1772. MODULE_DESCRIPTION("Amlogic AXG/G12A/SM1 Audio Clock driver");
  1773. MODULE_AUTHOR("Jerome Brunet <[email protected]>");
  1774. MODULE_LICENSE("GPL v2");