clk-mt8365.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2022 MediaTek Inc.
  4. */
  5. #include <dt-bindings/clock/mediatek,mt8365-clk.h>
  6. #include <linux/clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/delay.h>
  9. #include <linux/mfd/syscon.h>
  10. #include <linux/of.h>
  11. #include <linux/of_address.h>
  12. #include <linux/of_device.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include "clk-gate.h"
  16. #include "clk-mtk.h"
  17. #include "clk-mux.h"
  18. #include "clk-pll.h"
  19. static DEFINE_SPINLOCK(mt8365_clk_lock);
  20. static const struct mtk_fixed_clk top_fixed_clks[] = {
  21. FIXED_CLK(CLK_TOP_I2S0_BCK, "i2s0_bck", NULL, 26000000),
  22. FIXED_CLK(CLK_TOP_DSI0_LNTC_DSICK, "dsi0_lntc_dsick", "clk26m",
  23. 75000000),
  24. FIXED_CLK(CLK_TOP_VPLL_DPIX, "vpll_dpix", "clk26m", 75000000),
  25. FIXED_CLK(CLK_TOP_LVDSTX_CLKDIG_CTS, "lvdstx_dig_cts", "clk26m",
  26. 52500000),
  27. };
  28. static const struct mtk_fixed_factor top_divs[] = {
  29. FACTOR(CLK_TOP_SYS_26M_D2, "sys_26m_d2", "clk26m", 1, 2),
  30. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
  31. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
  32. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "mainpll", 1, 8),
  33. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "mainpll", 1, 16),
  34. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "mainpll", 1, 32),
  35. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
  36. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "mainpll", 1, 6),
  37. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "mainpll", 1, 12),
  38. FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "mainpll", 1, 24),
  39. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
  40. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
  41. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "mainpll", 1, 20),
  42. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
  43. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "mainpll", 1, 14),
  44. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "mainpll", 1, 28),
  45. FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ_en", 1, 2),
  46. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
  47. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
  48. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll", 1, 8),
  49. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  50. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 6),
  51. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 12),
  52. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 24),
  53. FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll", 1, 96),
  54. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  55. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll", 1, 10),
  56. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll", 1, 20),
  57. FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
  58. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  59. FACTOR(CLK_TOP_MFGPLL, "mfgpll_ck", "mfgpll", 1, 1),
  60. FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
  61. FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
  62. FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
  63. FACTOR(CLK_TOP_LVDSPLL_D16, "lvdspll_d16", "lvdspll", 1, 16),
  64. FACTOR(CLK_TOP_USB20_192M, "usb20_192m_ck", "usb20_en", 1, 13),
  65. FACTOR(CLK_TOP_USB20_192M_D4, "usb20_192m_d4", "usb20_192m_ck", 1, 4),
  66. FACTOR(CLK_TOP_USB20_192M_D8, "usb20_192m_d8", "usb20_192m_ck", 1, 8),
  67. FACTOR(CLK_TOP_USB20_192M_D16, "usb20_192m_d16", "usb20_192m_ck",
  68. 1, 16),
  69. FACTOR(CLK_TOP_USB20_192M_D32, "usb20_192m_d32", "usb20_192m_ck",
  70. 1, 32),
  71. FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
  72. FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
  73. FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1_ck", 1, 4),
  74. FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1_ck", 1, 8),
  75. FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
  76. FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1, 2),
  77. FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2_ck", 1, 4),
  78. FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2_ck", 1, 8),
  79. FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
  80. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  81. FACTOR(CLK_TOP_DSPPLL, "dsppll_ck", "dsppll", 1, 1),
  82. FACTOR(CLK_TOP_DSPPLL_D2, "dsppll_d2", "dsppll", 1, 2),
  83. FACTOR(CLK_TOP_DSPPLL_D4, "dsppll_d4", "dsppll", 1, 4),
  84. FACTOR(CLK_TOP_DSPPLL_D8, "dsppll_d8", "dsppll", 1, 8),
  85. FACTOR(CLK_TOP_APUPLL, "apupll_ck", "apupll", 1, 1),
  86. FACTOR(CLK_TOP_CLK26M_D52, "clk26m_d52", "clk26m", 1, 52),
  87. };
  88. static const char * const axi_parents[] = {
  89. "clk26m",
  90. "syspll_d7",
  91. "syspll1_d4",
  92. "syspll3_d2"
  93. };
  94. static const char * const mem_parents[] = {
  95. "clk26m",
  96. "mmpll_ck",
  97. "syspll_d3",
  98. "syspll1_d2"
  99. };
  100. static const char * const mm_parents[] = {
  101. "clk26m",
  102. "mmpll_ck",
  103. "syspll1_d2",
  104. "syspll_d5",
  105. "syspll1_d4",
  106. "univpll_d5",
  107. "univpll1_d2",
  108. "mmpll_d2"
  109. };
  110. static const char * const scp_parents[] = {
  111. "clk26m",
  112. "syspll4_d2",
  113. "univpll2_d2",
  114. "syspll1_d2",
  115. "univpll1_d2",
  116. "syspll_d3",
  117. "univpll_d3"
  118. };
  119. static const char * const mfg_parents[] = {
  120. "clk26m",
  121. "mfgpll_ck",
  122. "syspll_d3",
  123. "univpll_d3"
  124. };
  125. static const char * const atb_parents[] = {
  126. "clk26m",
  127. "syspll1_d4",
  128. "syspll1_d2"
  129. };
  130. static const char * const camtg_parents[] = {
  131. "clk26m",
  132. "usb20_192m_d8",
  133. "univpll2_d8",
  134. "usb20_192m_d4",
  135. "univpll2_d32",
  136. "usb20_192m_d16",
  137. "usb20_192m_d32"
  138. };
  139. static const char * const uart_parents[] = {
  140. "clk26m",
  141. "univpll2_d8"
  142. };
  143. static const char * const spi_parents[] = {
  144. "clk26m",
  145. "univpll2_d2",
  146. "univpll2_d4",
  147. "univpll2_d8"
  148. };
  149. static const char * const msdc50_0_hc_parents[] = {
  150. "clk26m",
  151. "syspll1_d2",
  152. "univpll1_d4",
  153. "syspll2_d2"
  154. };
  155. static const char * const msdc50_0_parents[] = {
  156. "clk26m",
  157. "msdcpll_ck",
  158. "univpll1_d2",
  159. "syspll1_d2",
  160. "univpll_d5",
  161. "syspll2_d2",
  162. "univpll1_d4",
  163. "syspll4_d2"
  164. };
  165. static const char * const msdc50_2_parents[] = {
  166. "clk26m",
  167. "msdcpll_ck",
  168. "univpll_d3",
  169. "univpll1_d2",
  170. "syspll1_d2",
  171. "univpll2_d2",
  172. "syspll2_d2",
  173. "univpll1_d4"
  174. };
  175. static const char * const msdc30_1_parents[] = {
  176. "clk26m",
  177. "msdcpll_d2",
  178. "univpll2_d2",
  179. "syspll2_d2",
  180. "univpll1_d4",
  181. "syspll1_d4",
  182. "syspll2_d4",
  183. "univpll2_d8"
  184. };
  185. static const char * const audio_parents[] = {
  186. "clk26m",
  187. "syspll3_d4",
  188. "syspll4_d4",
  189. "syspll1_d16"
  190. };
  191. static const char * const aud_intbus_parents[] = {
  192. "clk26m",
  193. "syspll1_d4",
  194. "syspll4_d2"
  195. };
  196. static const char * const aud_1_parents[] = {
  197. "clk26m",
  198. "apll1_ck"
  199. };
  200. static const char * const aud_2_parents[] = {
  201. "clk26m",
  202. "apll2_ck"
  203. };
  204. static const char * const aud_engen1_parents[] = {
  205. "clk26m",
  206. "apll1_d2",
  207. "apll1_d4",
  208. "apll1_d8"
  209. };
  210. static const char * const aud_engen2_parents[] = {
  211. "clk26m",
  212. "apll2_d2",
  213. "apll2_d4",
  214. "apll2_d8"
  215. };
  216. static const char * const aud_spdif_parents[] = {
  217. "clk26m",
  218. "univpll_d2"
  219. };
  220. static const char * const disp_pwm_parents[] = {
  221. "clk26m",
  222. "univpll2_d4"
  223. };
  224. static const char * const dxcc_parents[] = {
  225. "clk26m",
  226. "syspll1_d2",
  227. "syspll1_d4",
  228. "syspll1_d8"
  229. };
  230. static const char * const ssusb_sys_parents[] = {
  231. "clk26m",
  232. "univpll3_d4",
  233. "univpll2_d4",
  234. "univpll3_d2"
  235. };
  236. static const char * const spm_parents[] = {
  237. "clk26m",
  238. "syspll1_d8"
  239. };
  240. static const char * const i2c_parents[] = {
  241. "clk26m",
  242. "univpll3_d4",
  243. "univpll3_d2",
  244. "syspll1_d8",
  245. "syspll2_d8"
  246. };
  247. static const char * const pwm_parents[] = {
  248. "clk26m",
  249. "univpll3_d4",
  250. "syspll1_d8"
  251. };
  252. static const char * const senif_parents[] = {
  253. "clk26m",
  254. "univpll1_d4",
  255. "univpll1_d2",
  256. "univpll2_d2"
  257. };
  258. static const char * const aes_fde_parents[] = {
  259. "clk26m",
  260. "msdcpll_ck",
  261. "univpll_d3",
  262. "univpll2_d2",
  263. "univpll1_d2",
  264. "syspll1_d2"
  265. };
  266. static const char * const dpi0_parents[] = {
  267. "clk26m",
  268. "lvdspll_d2",
  269. "lvdspll_d4",
  270. "lvdspll_d8",
  271. "lvdspll_d16"
  272. };
  273. static const char * const dsp_parents[] = {
  274. "clk26m",
  275. "sys_26m_d2",
  276. "dsppll_ck",
  277. "dsppll_d2",
  278. "dsppll_d4",
  279. "dsppll_d8"
  280. };
  281. static const char * const nfi2x_parents[] = {
  282. "clk26m",
  283. "syspll2_d2",
  284. "syspll_d7",
  285. "syspll_d3",
  286. "syspll2_d4",
  287. "msdcpll_d2",
  288. "univpll1_d2",
  289. "univpll_d5"
  290. };
  291. static const char * const nfiecc_parents[] = {
  292. "clk26m",
  293. "syspll4_d2",
  294. "univpll2_d4",
  295. "syspll_d7",
  296. "univpll1_d2",
  297. "syspll1_d2",
  298. "univpll2_d2",
  299. "syspll_d5"
  300. };
  301. static const char * const ecc_parents[] = {
  302. "clk26m",
  303. "univpll2_d2",
  304. "univpll1_d2",
  305. "univpll_d3",
  306. "syspll_d2"
  307. };
  308. static const char * const eth_parents[] = {
  309. "clk26m",
  310. "univpll2_d8",
  311. "syspll4_d4",
  312. "syspll1_d8",
  313. "syspll4_d2"
  314. };
  315. static const char * const gcpu_parents[] = {
  316. "clk26m",
  317. "univpll_d3",
  318. "univpll2_d2",
  319. "syspll_d3",
  320. "syspll2_d2"
  321. };
  322. static const char * const gcpu_cpm_parents[] = {
  323. "clk26m",
  324. "univpll2_d2",
  325. "syspll2_d2"
  326. };
  327. static const char * const apu_parents[] = {
  328. "clk26m",
  329. "univpll_d2",
  330. "apupll_ck",
  331. "mmpll_ck",
  332. "syspll_d3",
  333. "univpll1_d2",
  334. "syspll1_d2",
  335. "syspll1_d4"
  336. };
  337. static const char * const mbist_diag_parents[] = {
  338. "clk26m",
  339. "syspll4_d4",
  340. "univpll2_d8"
  341. };
  342. static const char * const apll_i2s0_parents[] = {
  343. "aud_1_sel",
  344. "aud_2_sel"
  345. };
  346. static struct mtk_composite top_misc_mux_gates[] = {
  347. /* CLK_CFG_11 */
  348. MUX_GATE(CLK_TOP_MBIST_DIAG_SEL, "mbist_diag_sel", mbist_diag_parents,
  349. 0x0ec, 0, 2, 7),
  350. };
  351. struct mt8365_clk_audio_mux {
  352. int id;
  353. const char *name;
  354. u8 shift;
  355. };
  356. static struct mt8365_clk_audio_mux top_misc_muxes[] = {
  357. { CLK_TOP_APLL_I2S0_SEL, "apll_i2s0_sel", 11},
  358. { CLK_TOP_APLL_I2S1_SEL, "apll_i2s1_sel", 12},
  359. { CLK_TOP_APLL_I2S2_SEL, "apll_i2s2_sel", 13},
  360. { CLK_TOP_APLL_I2S3_SEL, "apll_i2s3_sel", 14},
  361. { CLK_TOP_APLL_TDMOUT_SEL, "apll_tdmout_sel", 15},
  362. { CLK_TOP_APLL_TDMIN_SEL, "apll_tdmin_sel", 16},
  363. { CLK_TOP_APLL_SPDIF_SEL, "apll_spdif_sel", 17},
  364. };
  365. #define CLK_CFG_UPDATE 0x004
  366. #define CLK_CFG_UPDATE1 0x008
  367. static const struct mtk_mux top_muxes[] = {
  368. /* CLK_CFG_0 */
  369. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  370. 0x040, 0x044, 0x048, 0, 2, 7, CLK_CFG_UPDATE,
  371. 0, CLK_IS_CRITICAL),
  372. MUX_GATE_CLR_SET_UPD(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x040,
  373. 0x044, 0x048, 8, 2, 15, CLK_CFG_UPDATE, 1),
  374. MUX_GATE_CLR_SET_UPD(CLK_TOP_MM_SEL, "mm_sel", mm_parents, 0x040, 0x044,
  375. 0x048, 16, 3, 23, CLK_CFG_UPDATE, 2),
  376. MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x040,
  377. 0x044, 0x048, 24, 3, 31, CLK_CFG_UPDATE, 3),
  378. /* CLK_CFG_1 */
  379. MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x050,
  380. 0x054, 0x058, 0, 2, 7, CLK_CFG_UPDATE, 4),
  381. MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, 0x050,
  382. 0x054, 0x058, 8, 2, 15, CLK_CFG_UPDATE, 5),
  383. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
  384. 0x050, 0x054, 0x058, 16, 3, 23, CLK_CFG_UPDATE, 6),
  385. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG1_SEL, "camtg1_sel", camtg_parents,
  386. 0x050, 0x054, 0x058, 24, 3, 31, CLK_CFG_UPDATE, 7),
  387. /* CLK_CFG_2 */
  388. MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x060,
  389. 0x064, 0x068, 0, 1, 7, CLK_CFG_UPDATE, 8),
  390. MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x060,
  391. 0x064, 0x068, 8, 2, 15, CLK_CFG_UPDATE, 9),
  392. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HC_SEL, "msdc50_0_hc_sel",
  393. msdc50_0_hc_parents, 0x060, 0x064, 0x068, 16, 2,
  394. 23, CLK_CFG_UPDATE, 10),
  395. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC2_2_HC_SEL, "msdc2_2_hc_sel",
  396. msdc50_0_hc_parents, 0x060, 0x064, 0x068, 24, 2,
  397. 31, CLK_CFG_UPDATE, 11),
  398. /* CLK_CFG_3 */
  399. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
  400. msdc50_0_parents, 0x070, 0x074, 0x078, 0, 3, 7,
  401. CLK_CFG_UPDATE, 12),
  402. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_2_SEL, "msdc50_2_sel",
  403. msdc50_2_parents, 0x070, 0x074, 0x078, 8, 3, 15,
  404. CLK_CFG_UPDATE, 13),
  405. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
  406. msdc30_1_parents, 0x070, 0x074, 0x078, 16, 3, 23,
  407. CLK_CFG_UPDATE, 14),
  408. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
  409. 0x070, 0x074, 0x078, 24, 2, 31, CLK_CFG_UPDATE,
  410. 15),
  411. /* CLK_CFG_4 */
  412. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel",
  413. aud_intbus_parents, 0x080, 0x084, 0x088, 0, 2, 7,
  414. CLK_CFG_UPDATE, 16),
  415. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents,
  416. 0x080, 0x084, 0x088, 8, 1, 15, CLK_CFG_UPDATE, 17),
  417. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_2_SEL, "aud_2_sel", aud_2_parents,
  418. 0x080, 0x084, 0x088, 16, 1, 23, CLK_CFG_UPDATE,
  419. 18),
  420. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel",
  421. aud_engen1_parents, 0x080, 0x084, 0x088, 24, 2, 31,
  422. CLK_CFG_UPDATE, 19),
  423. /* CLK_CFG_5 */
  424. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2_SEL, "aud_engen2_sel",
  425. aud_engen2_parents, 0x090, 0x094, 0x098, 0, 2, 7,
  426. CLK_CFG_UPDATE, 20),
  427. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_SPDIF_SEL, "aud_spdif_sel",
  428. aud_spdif_parents, 0x090, 0x094, 0x098, 8, 1, 15,
  429. CLK_CFG_UPDATE, 21),
  430. MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL, "disp_pwm_sel",
  431. disp_pwm_parents, 0x090, 0x094, 0x098, 16, 2, 23,
  432. CLK_CFG_UPDATE, 22),
  433. /* CLK_CFG_6 */
  434. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_DXCC_SEL, "dxcc_sel", dxcc_parents,
  435. 0x0a0, 0x0a4, 0x0a8, 0, 2, 7, CLK_CFG_UPDATE,
  436. 24, CLK_IS_CRITICAL),
  437. MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_SYS_SEL, "ssusb_sys_sel",
  438. ssusb_sys_parents, 0x0a0, 0x0a4, 0x0a8, 8, 2, 15,
  439. CLK_CFG_UPDATE, 25),
  440. MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_SEL, "ssusb_xhci_sel",
  441. ssusb_sys_parents, 0x0a0, 0x0a4, 0x0a8, 16, 2, 23,
  442. CLK_CFG_UPDATE, 26),
  443. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SPM_SEL, "spm_sel", spm_parents,
  444. 0x0a0, 0x0a4, 0x0a8, 24, 1, 31,
  445. CLK_CFG_UPDATE, 27, CLK_IS_CRITICAL),
  446. /* CLK_CFG_7 */
  447. MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 0x0b0,
  448. 0x0b4, 0x0b8, 0, 3, 7, CLK_CFG_UPDATE, 28),
  449. MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x0b0,
  450. 0x0b4, 0x0b8, 8, 2, 15, CLK_CFG_UPDATE, 29),
  451. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENIF_SEL, "senif_sel", senif_parents,
  452. 0x0b0, 0x0b4, 0x0b8, 16, 2, 23, CLK_CFG_UPDATE,
  453. 30),
  454. MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_FDE_SEL, "aes_fde_sel",
  455. aes_fde_parents, 0x0b0, 0x0b4, 0x0b8, 24, 3, 31,
  456. CLK_CFG_UPDATE, 31),
  457. /* CLK_CFG_8 */
  458. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM_SEL, "camtm_sel", senif_parents,
  459. 0x0c0, 0x0c4, 0x0c8, 0, 2, 7, CLK_CFG_UPDATE1, 0),
  460. MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents, 0x0c0,
  461. 0x0c4, 0x0c8, 8, 3, 15, CLK_CFG_UPDATE1, 1),
  462. MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi0_parents, 0x0c0,
  463. 0x0c4, 0x0c8, 16, 3, 23, CLK_CFG_UPDATE1, 2),
  464. MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP_SEL, "dsp_sel", dsp_parents, 0x0c0,
  465. 0x0c4, 0x0c8, 24, 3, 31, CLK_CFG_UPDATE1, 3),
  466. /* CLK_CFG_9 */
  467. MUX_GATE_CLR_SET_UPD(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
  468. 0x0d0, 0x0d4, 0x0d8, 0, 3, 7, CLK_CFG_UPDATE1, 4),
  469. MUX_GATE_CLR_SET_UPD(CLK_TOP_NFIECC_SEL, "nfiecc_sel", nfiecc_parents,
  470. 0x0d0, 0x0d4, 0x0d8, 8, 3, 15, CLK_CFG_UPDATE1, 5),
  471. MUX_GATE_CLR_SET_UPD(CLK_TOP_ECC_SEL, "ecc_sel", ecc_parents, 0x0d0,
  472. 0x0d4, 0x0d8, 16, 3, 23, CLK_CFG_UPDATE1, 6),
  473. MUX_GATE_CLR_SET_UPD(CLK_TOP_ETH_SEL, "eth_sel", eth_parents, 0x0d0,
  474. 0x0d4, 0x0d8, 24, 3, 31, CLK_CFG_UPDATE1, 7),
  475. /* CLK_CFG_10 */
  476. MUX_GATE_CLR_SET_UPD(CLK_TOP_GCPU_SEL, "gcpu_sel", gcpu_parents, 0x0e0,
  477. 0x0e4, 0x0e8, 0, 3, 7, CLK_CFG_UPDATE1, 8),
  478. MUX_GATE_CLR_SET_UPD(CLK_TOP_GCPU_CPM_SEL, "gcpu_cpm_sel",
  479. gcpu_cpm_parents, 0x0e0, 0x0e4, 0x0e8, 8, 2, 15,
  480. CLK_CFG_UPDATE1, 9),
  481. MUX_GATE_CLR_SET_UPD(CLK_TOP_APU_SEL, "apu_sel", apu_parents, 0x0e0,
  482. 0x0e4, 0x0e8, 16, 3, 23, CLK_CFG_UPDATE1, 10),
  483. MUX_GATE_CLR_SET_UPD(CLK_TOP_APU_IF_SEL, "apu_if_sel", apu_parents,
  484. 0x0e0, 0x0e4, 0x0e8, 24, 3, 31, CLK_CFG_UPDATE1,
  485. 11),
  486. };
  487. static const char * const mcu_bus_parents[] = {
  488. "clk26m",
  489. "armpll",
  490. "mainpll",
  491. "univpll_d2"
  492. };
  493. static struct mtk_composite mcu_muxes[] = {
  494. /* bus_pll_divider_cfg */
  495. MUX_GATE_FLAGS(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0,
  496. 9, 2, -1, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
  497. };
  498. #define DIV_ADJ_F(_id, _name, _parent, _reg, _shift, _width, _flags) { \
  499. .id = _id, \
  500. .name = _name, \
  501. .parent_name = _parent, \
  502. .div_reg = _reg, \
  503. .div_shift = _shift, \
  504. .div_width = _width, \
  505. .clk_divider_flags = _flags, \
  506. }
  507. static const struct mtk_clk_divider top_adj_divs[] = {
  508. DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "apll_i2s0_sel",
  509. 0x324, 0, 8, CLK_DIVIDER_ROUND_CLOSEST),
  510. DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "apll_i2s1_sel",
  511. 0x324, 8, 8, CLK_DIVIDER_ROUND_CLOSEST),
  512. DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV2, "apll12_ck_div2", "apll_i2s2_sel",
  513. 0x324, 16, 8, CLK_DIVIDER_ROUND_CLOSEST),
  514. DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV3, "apll12_ck_div3", "apll_i2s3_sel",
  515. 0x324, 24, 8, CLK_DIVIDER_ROUND_CLOSEST),
  516. DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV6, "apll12_ck_div6", "apll_spdif_sel",
  517. 0x32c, 0, 8, CLK_DIVIDER_ROUND_CLOSEST),
  518. };
  519. struct mtk_simple_gate {
  520. int id;
  521. const char *name;
  522. const char *parent;
  523. u32 reg;
  524. u8 shift;
  525. unsigned long gate_flags;
  526. };
  527. static const struct mtk_simple_gate top_clk_gates[] = {
  528. { CLK_TOP_CONN_32K, "conn_32k", "clk32k", 0x0, 10, CLK_GATE_SET_TO_DISABLE },
  529. { CLK_TOP_CONN_26M, "conn_26m", "clk26m", 0x0, 11, CLK_GATE_SET_TO_DISABLE },
  530. { CLK_TOP_DSP_32K, "dsp_32k", "clk32k", 0x0, 16, CLK_GATE_SET_TO_DISABLE },
  531. { CLK_TOP_DSP_26M, "dsp_26m", "clk26m", 0x0, 17, CLK_GATE_SET_TO_DISABLE },
  532. { CLK_TOP_USB20_48M_EN, "usb20_48m_en", "usb20_192m_d4", 0x104, 8, 0 },
  533. { CLK_TOP_UNIVPLL_48M_EN, "univpll_48m_en", "usb20_192m_d4", 0x104, 9, 0 },
  534. { CLK_TOP_LVDSTX_CLKDIG_EN, "lvdstx_dig_en", "lvdstx_dig_cts", 0x104, 20, 0 },
  535. { CLK_TOP_VPLL_DPIX_EN, "vpll_dpix_en", "vpll_dpix", 0x104, 21, 0 },
  536. { CLK_TOP_SSUSB_TOP_CK_EN, "ssusb_top_ck_en", NULL, 0x104, 22, 0 },
  537. { CLK_TOP_SSUSB_PHY_CK_EN, "ssusb_phy_ck_en", NULL, 0x104, 23, 0 },
  538. { CLK_TOP_AUD_I2S0_M, "aud_i2s0_m_ck", "apll12_ck_div0", 0x320, 0, 0 },
  539. { CLK_TOP_AUD_I2S1_M, "aud_i2s1_m_ck", "apll12_ck_div1", 0x320, 1, 0 },
  540. { CLK_TOP_AUD_I2S2_M, "aud_i2s2_m_ck", "apll12_ck_div2", 0x320, 2, 0 },
  541. { CLK_TOP_AUD_I2S3_M, "aud_i2s3_m_ck", "apll12_ck_div3", 0x320, 3, 0 },
  542. { CLK_TOP_AUD_TDMOUT_M, "aud_tdmout_m_ck", "apll12_ck_div4", 0x320, 4, 0 },
  543. { CLK_TOP_AUD_TDMOUT_B, "aud_tdmout_b_ck", "apll12_ck_div4b", 0x320, 5, 0 },
  544. { CLK_TOP_AUD_TDMIN_M, "aud_tdmin_m_ck", "apll12_ck_div5", 0x320, 6, 0 },
  545. { CLK_TOP_AUD_TDMIN_B, "aud_tdmin_b_ck", "apll12_ck_div5b", 0x320, 7, 0 },
  546. { CLK_TOP_AUD_SPDIF_M, "aud_spdif_m_ck", "apll12_ck_div6", 0x320, 8, 0 },
  547. };
  548. static const struct mtk_gate_regs ifr2_cg_regs = {
  549. .set_ofs = 0x80,
  550. .clr_ofs = 0x84,
  551. .sta_ofs = 0x90,
  552. };
  553. static const struct mtk_gate_regs ifr3_cg_regs = {
  554. .set_ofs = 0x88,
  555. .clr_ofs = 0x8c,
  556. .sta_ofs = 0x94,
  557. };
  558. static const struct mtk_gate_regs ifr4_cg_regs = {
  559. .set_ofs = 0xa4,
  560. .clr_ofs = 0xa8,
  561. .sta_ofs = 0xac,
  562. };
  563. static const struct mtk_gate_regs ifr5_cg_regs = {
  564. .set_ofs = 0xc0,
  565. .clr_ofs = 0xc4,
  566. .sta_ofs = 0xc8,
  567. };
  568. static const struct mtk_gate_regs ifr6_cg_regs = {
  569. .set_ofs = 0xd0,
  570. .clr_ofs = 0xd4,
  571. .sta_ofs = 0xd8,
  572. };
  573. #define GATE_IFR2(_id, _name, _parent, _shift) { \
  574. .id = _id, \
  575. .name = _name, \
  576. .parent_name = _parent, \
  577. .regs = &ifr2_cg_regs, \
  578. .shift = _shift, \
  579. .ops = &mtk_clk_gate_ops_setclr, \
  580. }
  581. #define GATE_IFR3(_id, _name, _parent, _shift) { \
  582. .id = _id, \
  583. .name = _name, \
  584. .parent_name = _parent, \
  585. .regs = &ifr3_cg_regs, \
  586. .shift = _shift, \
  587. .ops = &mtk_clk_gate_ops_setclr, \
  588. }
  589. #define GATE_IFR4(_id, _name, _parent, _shift) { \
  590. .id = _id, \
  591. .name = _name, \
  592. .parent_name = _parent, \
  593. .regs = &ifr4_cg_regs, \
  594. .shift = _shift, \
  595. .ops = &mtk_clk_gate_ops_setclr, \
  596. }
  597. #define GATE_IFR5(_id, _name, _parent, _shift) { \
  598. .id = _id, \
  599. .name = _name, \
  600. .parent_name = _parent, \
  601. .regs = &ifr5_cg_regs, \
  602. .shift = _shift, \
  603. .ops = &mtk_clk_gate_ops_setclr, \
  604. }
  605. #define GATE_IFR6(_id, _name, _parent, _shift) { \
  606. .id = _id, \
  607. .name = _name, \
  608. .parent_name = _parent, \
  609. .regs = &ifr6_cg_regs, \
  610. .shift = _shift, \
  611. .ops = &mtk_clk_gate_ops_setclr, \
  612. }
  613. static const struct mtk_gate ifr_clks[] = {
  614. /* IFR2 */
  615. GATE_IFR2(CLK_IFR_PMIC_TMR, "ifr_pmic_tmr", "clk26m", 0),
  616. GATE_IFR2(CLK_IFR_PMIC_AP, "ifr_pmic_ap", "clk26m", 1),
  617. GATE_IFR2(CLK_IFR_PMIC_MD, "ifr_pmic_md", "clk26m", 2),
  618. GATE_IFR2(CLK_IFR_PMIC_CONN, "ifr_pmic_conn", "clk26m", 3),
  619. GATE_IFR2(CLK_IFR_ICUSB, "ifr_icusb", "axi_sel", 8),
  620. GATE_IFR2(CLK_IFR_GCE, "ifr_gce", "axi_sel", 9),
  621. GATE_IFR2(CLK_IFR_THERM, "ifr_therm", "axi_sel", 10),
  622. GATE_IFR2(CLK_IFR_PWM_HCLK, "ifr_pwm_hclk", "axi_sel", 15),
  623. GATE_IFR2(CLK_IFR_PWM1, "ifr_pwm1", "pwm_sel", 16),
  624. GATE_IFR2(CLK_IFR_PWM2, "ifr_pwm2", "pwm_sel", 17),
  625. GATE_IFR2(CLK_IFR_PWM3, "ifr_pwm3", "pwm_sel", 18),
  626. GATE_IFR2(CLK_IFR_PWM4, "ifr_pwm4", "pwm_sel", 19),
  627. GATE_IFR2(CLK_IFR_PWM5, "ifr_pwm5", "pwm_sel", 20),
  628. GATE_IFR2(CLK_IFR_PWM, "ifr_pwm", "pwm_sel", 21),
  629. GATE_IFR2(CLK_IFR_UART0, "ifr_uart0", "uart_sel", 22),
  630. GATE_IFR2(CLK_IFR_UART1, "ifr_uart1", "uart_sel", 23),
  631. GATE_IFR2(CLK_IFR_UART2, "ifr_uart2", "uart_sel", 24),
  632. GATE_IFR2(CLK_IFR_DSP_UART, "ifr_dsp_uart", "uart_sel", 26),
  633. GATE_IFR2(CLK_IFR_GCE_26M, "ifr_gce_26m", "clk26m", 27),
  634. GATE_IFR2(CLK_IFR_CQ_DMA_FPC, "ifr_cq_dma_fpc", "axi_sel", 28),
  635. GATE_IFR2(CLK_IFR_BTIF, "ifr_btif", "axi_sel", 31),
  636. /* IFR3 */
  637. GATE_IFR3(CLK_IFR_SPI0, "ifr_spi0", "spi_sel", 1),
  638. GATE_IFR3(CLK_IFR_MSDC0_HCLK, "ifr_msdc0", "msdc50_0_hc_sel", 2),
  639. GATE_IFR3(CLK_IFR_MSDC2_HCLK, "ifr_msdc2", "msdc2_2_hc_sel", 3),
  640. GATE_IFR3(CLK_IFR_MSDC1_HCLK, "ifr_msdc1", "axi_sel", 4),
  641. GATE_IFR3(CLK_IFR_DVFSRC, "ifr_dvfsrc", "clk26m", 7),
  642. GATE_IFR3(CLK_IFR_GCPU, "ifr_gcpu", "axi_sel", 8),
  643. GATE_IFR3(CLK_IFR_TRNG, "ifr_trng", "axi_sel", 9),
  644. GATE_IFR3(CLK_IFR_AUXADC, "ifr_auxadc", "clk26m", 10),
  645. GATE_IFR3(CLK_IFR_AUXADC_MD, "ifr_auxadc_md", "clk26m", 14),
  646. GATE_IFR3(CLK_IFR_AP_DMA, "ifr_ap_dma", "axi_sel", 18),
  647. GATE_IFR3(CLK_IFR_DEBUGSYS, "ifr_debugsys", "axi_sel", 24),
  648. GATE_IFR3(CLK_IFR_AUDIO, "ifr_audio", "axi_sel", 25),
  649. /* IFR4 */
  650. GATE_IFR4(CLK_IFR_PWM_FBCLK6, "ifr_pwm_fbclk6", "pwm_sel", 0),
  651. GATE_IFR4(CLK_IFR_DISP_PWM, "ifr_disp_pwm", "disp_pwm_sel", 2),
  652. GATE_IFR4(CLK_IFR_AUD_26M_BK, "ifr_aud_26m_bk", "clk26m", 4),
  653. GATE_IFR4(CLK_IFR_CQ_DMA, "ifr_cq_dma", "axi_sel", 27),
  654. /* IFR5 */
  655. GATE_IFR5(CLK_IFR_MSDC0_SF, "ifr_msdc0_sf", "msdc50_0_sel", 0),
  656. GATE_IFR5(CLK_IFR_MSDC1_SF, "ifr_msdc1_sf", "msdc50_0_sel", 1),
  657. GATE_IFR5(CLK_IFR_MSDC2_SF, "ifr_msdc2_sf", "msdc50_0_sel", 2),
  658. GATE_IFR5(CLK_IFR_AP_MSDC0, "ifr_ap_msdc0", "msdc50_0_sel", 7),
  659. GATE_IFR5(CLK_IFR_MD_MSDC0, "ifr_md_msdc0", "msdc50_0_sel", 8),
  660. GATE_IFR5(CLK_IFR_MSDC0_SRC, "ifr_msdc0_src", "msdc50_0_sel", 9),
  661. GATE_IFR5(CLK_IFR_MSDC1_SRC, "ifr_msdc1_src", "msdc30_1_sel", 10),
  662. GATE_IFR5(CLK_IFR_MSDC2_SRC, "ifr_msdc2_src", "msdc50_2_sel", 11),
  663. GATE_IFR5(CLK_IFR_PWRAP_TMR, "ifr_pwrap_tmr", "clk26m", 12),
  664. GATE_IFR5(CLK_IFR_PWRAP_SPI, "ifr_pwrap_spi", "clk26m", 13),
  665. GATE_IFR5(CLK_IFR_PWRAP_SYS, "ifr_pwrap_sys", "clk26m", 14),
  666. GATE_IFR5(CLK_IFR_IRRX_26M, "ifr_irrx_26m", "clk26m", 22),
  667. GATE_IFR5(CLK_IFR_IRRX_32K, "ifr_irrx_32k", "clk32k", 23),
  668. GATE_IFR5(CLK_IFR_I2C0_AXI, "ifr_i2c0_axi", "i2c_sel", 24),
  669. GATE_IFR5(CLK_IFR_I2C1_AXI, "ifr_i2c1_axi", "i2c_sel", 25),
  670. GATE_IFR5(CLK_IFR_I2C2_AXI, "ifr_i2c2_axi", "i2c_sel", 26),
  671. GATE_IFR5(CLK_IFR_I2C3_AXI, "ifr_i2c3_axi", "i2c_sel", 27),
  672. GATE_IFR5(CLK_IFR_NIC_AXI, "ifr_nic_axi", "axi_sel", 28),
  673. GATE_IFR5(CLK_IFR_NIC_SLV_AXI, "ifr_nic_slv_axi", "axi_sel", 29),
  674. GATE_IFR5(CLK_IFR_APU_AXI, "ifr_apu_axi", "axi_sel", 30),
  675. /* IFR6 */
  676. GATE_IFR6(CLK_IFR_NFIECC, "ifr_nfiecc", "nfiecc_sel", 0),
  677. GATE_IFR6(CLK_IFR_NFI1X_BK, "ifr_nfi1x_bk", "nfi2x_sel", 1),
  678. GATE_IFR6(CLK_IFR_NFIECC_BK, "ifr_nfiecc_bk", "nfi2x_sel", 2),
  679. GATE_IFR6(CLK_IFR_NFI_BK, "ifr_nfi_bk", "axi_sel", 3),
  680. GATE_IFR6(CLK_IFR_MSDC2_AP_BK, "ifr_msdc2_ap_bk", "axi_sel", 4),
  681. GATE_IFR6(CLK_IFR_MSDC2_MD_BK, "ifr_msdc2_md_bk", "axi_sel", 5),
  682. GATE_IFR6(CLK_IFR_MSDC2_BK, "ifr_msdc2_bk", "axi_sel", 6),
  683. GATE_IFR6(CLK_IFR_SUSB_133_BK, "ifr_susb_133_bk", "axi_sel", 7),
  684. GATE_IFR6(CLK_IFR_SUSB_66_BK, "ifr_susb_66_bk", "axi_sel", 8),
  685. GATE_IFR6(CLK_IFR_SSUSB_SYS, "ifr_ssusb_sys", "ssusb_sys_sel", 9),
  686. GATE_IFR6(CLK_IFR_SSUSB_REF, "ifr_ssusb_ref", "ssusb_sys_sel", 10),
  687. GATE_IFR6(CLK_IFR_SSUSB_XHCI, "ifr_ssusb_xhci", "ssusb_xhci_sel", 11),
  688. };
  689. static const struct mtk_simple_gate peri_clks[] = {
  690. { CLK_PERIAXI, "periaxi", "axi_sel", 0x20c, 31, 0 },
  691. };
  692. #define MT8365_PLL_FMAX (3800UL * MHZ)
  693. #define MT8365_PLL_FMIN (1500UL * MHZ)
  694. #define CON0_MT8365_RST_BAR BIT(23)
  695. #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  696. _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \
  697. _tuner_en_bit, _pcw_reg, _pcw_shift, _div_table, \
  698. _rst_bar_mask, _pcw_chg_reg) { \
  699. .id = _id, \
  700. .name = _name, \
  701. .reg = _reg, \
  702. .pwr_reg = _pwr_reg, \
  703. .en_mask = _en_mask, \
  704. .flags = _flags, \
  705. .rst_bar_mask = _rst_bar_mask, \
  706. .fmax = MT8365_PLL_FMAX, \
  707. .fmin = MT8365_PLL_FMIN, \
  708. .pcwbits = _pcwbits, \
  709. .pcwibits = 8, \
  710. .pd_reg = _pd_reg, \
  711. .pd_shift = _pd_shift, \
  712. .tuner_reg = _tuner_reg, \
  713. .tuner_en_reg = _tuner_en_reg, \
  714. .tuner_en_bit = _tuner_en_bit, \
  715. .pcw_reg = _pcw_reg, \
  716. .pcw_shift = _pcw_shift, \
  717. .pcw_chg_reg = _pcw_chg_reg, \
  718. .div_table = _div_table, \
  719. }
  720. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  721. _pd_reg, _pd_shift, _tuner_reg, \
  722. _tuner_en_reg, _tuner_en_bit, _pcw_reg, \
  723. _pcw_shift, _rst_bar_mask, _pcw_chg_reg) \
  724. PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
  725. _pcwbits, _pd_reg, _pd_shift, \
  726. _tuner_reg, _tuner_en_reg, _tuner_en_bit, \
  727. _pcw_reg, _pcw_shift, NULL, _rst_bar_mask, \
  728. _pcw_chg_reg) \
  729. static const struct mtk_pll_div_table armpll_div_table[] = {
  730. { .div = 0, .freq = MT8365_PLL_FMAX },
  731. { .div = 1, .freq = 1500 * MHZ },
  732. { .div = 2, .freq = 750 * MHZ },
  733. { .div = 3, .freq = 375 * MHZ },
  734. { .div = 4, .freq = 182500000 },
  735. { } /* sentinel */
  736. };
  737. static const struct mtk_pll_div_table mfgpll_div_table[] = {
  738. { .div = 0, .freq = MT8365_PLL_FMAX },
  739. { .div = 1, .freq = 1600 * MHZ },
  740. { .div = 2, .freq = 800 * MHZ },
  741. { .div = 3, .freq = 400 * MHZ },
  742. { .div = 4, .freq = 200 * MHZ },
  743. { } /* sentinel */
  744. };
  745. static const struct mtk_pll_div_table dsppll_div_table[] = {
  746. { .div = 0, .freq = MT8365_PLL_FMAX },
  747. { .div = 1, .freq = 1600 * MHZ },
  748. { .div = 2, .freq = 600 * MHZ },
  749. { .div = 3, .freq = 400 * MHZ },
  750. { .div = 4, .freq = 200 * MHZ },
  751. { } /* sentinel */
  752. };
  753. static const struct mtk_pll_data plls[] = {
  754. PLL_B(CLK_APMIXED_ARMPLL, "armpll", 0x030C, 0x0318, 0x00000001, PLL_AO,
  755. 22, 0x0310, 24, 0, 0, 0, 0x0310, 0, armpll_div_table, 0, 0),
  756. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0228, 0x0234, 0xFF000001,
  757. HAVE_RST_BAR, 22, 0x022C, 24, 0, 0, 0, 0x022C, 0,
  758. CON0_MT8365_RST_BAR, 0),
  759. PLL(CLK_APMIXED_UNIVPLL, "univpll2", 0x0208, 0x0214, 0xFF000001,
  760. HAVE_RST_BAR, 22, 0x020C, 24, 0, 0, 0, 0x020C, 0,
  761. CON0_MT8365_RST_BAR, 0),
  762. PLL_B(CLK_APMIXED_MFGPLL, "mfgpll", 0x0218, 0x0224, 0x00000001, 0, 22,
  763. 0x021C, 24, 0, 0, 0, 0x021C, 0, mfgpll_div_table, 0, 0),
  764. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0350, 0x035C, 0x00000001, 0, 22,
  765. 0x0354, 24, 0, 0, 0, 0x0354, 0, 0, 0),
  766. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0330, 0x033C, 0x00000001, 0, 22,
  767. 0x0334, 24, 0, 0, 0, 0x0334, 0, 0, 0),
  768. PLL(CLK_APMIXED_APLL1, "apll1", 0x031C, 0x032C, 0x00000001, 0, 32,
  769. 0x0320, 24, 0x0040, 0x000C, 0, 0x0324, 0, 0, 0x0320),
  770. PLL(CLK_APMIXED_APLL2, "apll2", 0x0360, 0x0370, 0x00000001, 0, 32,
  771. 0x0364, 24, 0x004C, 0x000C, 5, 0x0368, 0, 0, 0x0364),
  772. PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x0374, 0x0380, 0x00000001, 0, 22,
  773. 0x0378, 24, 0, 0, 0, 0x0378, 0, 0, 0),
  774. PLL_B(CLK_APMIXED_DSPPLL, "dsppll", 0x0390, 0x039C, 0x00000001, 0, 22,
  775. 0x0394, 24, 0, 0, 0, 0x0394, 0, dsppll_div_table, 0, 0),
  776. PLL(CLK_APMIXED_APUPLL, "apupll", 0x03A0, 0x03AC, 0x00000001, 0, 22,
  777. 0x03A4, 24, 0, 0, 0, 0x03A4, 0, 0, 0),
  778. };
  779. static int clk_mt8365_apmixed_probe(struct platform_device *pdev)
  780. {
  781. void __iomem *base;
  782. struct clk_hw_onecell_data *clk_data;
  783. struct device_node *node = pdev->dev.of_node;
  784. struct device *dev = &pdev->dev;
  785. struct clk_hw *hw;
  786. int ret;
  787. base = devm_platform_ioremap_resource(pdev, 0);
  788. if (IS_ERR(base))
  789. return PTR_ERR(base);
  790. clk_data = mtk_devm_alloc_clk_data(dev, CLK_APMIXED_NR_CLK);
  791. if (!clk_data)
  792. return -ENOMEM;
  793. hw = devm_clk_hw_register_gate(dev, "univ_en", "univpll2", 0,
  794. base + 0x204, 0, 0, NULL);
  795. if (IS_ERR(hw))
  796. return PTR_ERR(hw);
  797. clk_data->hws[CLK_APMIXED_UNIV_EN] = hw;
  798. hw = devm_clk_hw_register_gate(dev, "usb20_en", "univ_en", 0,
  799. base + 0x204, 1, 0, NULL);
  800. if (IS_ERR(hw))
  801. return PTR_ERR(hw);
  802. clk_data->hws[CLK_APMIXED_USB20_EN] = hw;
  803. ret = mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  804. if (ret)
  805. return ret;
  806. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  807. if (ret)
  808. goto unregister_plls;
  809. return 0;
  810. unregister_plls:
  811. mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data);
  812. return ret;
  813. }
  814. static int
  815. clk_mt8365_register_mtk_simple_gates(struct device *dev, void __iomem *base,
  816. struct clk_hw_onecell_data *clk_data,
  817. const struct mtk_simple_gate *gates,
  818. unsigned int num_gates)
  819. {
  820. unsigned int i;
  821. for (i = 0; i != num_gates; ++i) {
  822. const struct mtk_simple_gate *gate = &gates[i];
  823. struct clk_hw *hw;
  824. hw = devm_clk_hw_register_gate(dev, gate->name, gate->parent, 0,
  825. base + gate->reg, gate->shift,
  826. gate->gate_flags, NULL);
  827. if (IS_ERR(hw))
  828. return PTR_ERR(hw);
  829. clk_data->hws[gate->id] = hw;
  830. }
  831. return 0;
  832. }
  833. static int clk_mt8365_top_probe(struct platform_device *pdev)
  834. {
  835. void __iomem *base;
  836. struct clk_hw_onecell_data *clk_data;
  837. struct device_node *node = pdev->dev.of_node;
  838. struct device *dev = &pdev->dev;
  839. int ret;
  840. int i;
  841. base = devm_platform_ioremap_resource(pdev, 0);
  842. if (IS_ERR(base))
  843. return PTR_ERR(base);
  844. clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  845. if (!clk_data)
  846. return -ENOMEM;
  847. ret = mtk_clk_register_fixed_clks(top_fixed_clks,
  848. ARRAY_SIZE(top_fixed_clks), clk_data);
  849. if (ret)
  850. goto free_clk_data;
  851. ret = mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
  852. clk_data);
  853. if (ret)
  854. goto unregister_fixed_clks;
  855. ret = mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes), node,
  856. &mt8365_clk_lock, clk_data);
  857. if (ret)
  858. goto unregister_factors;
  859. ret = mtk_clk_register_composites(top_misc_mux_gates,
  860. ARRAY_SIZE(top_misc_mux_gates), base,
  861. &mt8365_clk_lock, clk_data);
  862. if (ret)
  863. goto unregister_muxes;
  864. for (i = 0; i != ARRAY_SIZE(top_misc_muxes); ++i) {
  865. struct mt8365_clk_audio_mux *mux = &top_misc_muxes[i];
  866. struct clk_hw *hw;
  867. hw = devm_clk_hw_register_mux(dev, mux->name, apll_i2s0_parents,
  868. ARRAY_SIZE(apll_i2s0_parents),
  869. CLK_SET_RATE_PARENT, base + 0x320,
  870. mux->shift, 1, 0, NULL);
  871. if (IS_ERR(hw)) {
  872. ret = PTR_ERR(hw);
  873. goto unregister_composites;
  874. }
  875. clk_data->hws[mux->id] = hw;
  876. }
  877. ret = mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
  878. base, &mt8365_clk_lock, clk_data);
  879. if (ret)
  880. goto unregister_composites;
  881. ret = clk_mt8365_register_mtk_simple_gates(dev, base, clk_data,
  882. top_clk_gates,
  883. ARRAY_SIZE(top_clk_gates));
  884. if (ret)
  885. goto unregister_dividers;
  886. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  887. if (ret)
  888. goto unregister_dividers;
  889. return 0;
  890. unregister_dividers:
  891. mtk_clk_unregister_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
  892. clk_data);
  893. unregister_composites:
  894. mtk_clk_unregister_composites(top_misc_mux_gates,
  895. ARRAY_SIZE(top_misc_mux_gates), clk_data);
  896. unregister_muxes:
  897. mtk_clk_unregister_muxes(top_muxes, ARRAY_SIZE(top_muxes), clk_data);
  898. unregister_factors:
  899. mtk_clk_unregister_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  900. unregister_fixed_clks:
  901. mtk_clk_unregister_fixed_clks(top_fixed_clks,
  902. ARRAY_SIZE(top_fixed_clks), clk_data);
  903. free_clk_data:
  904. mtk_free_clk_data(clk_data);
  905. return ret;
  906. }
  907. static int clk_mt8365_infra_probe(struct platform_device *pdev)
  908. {
  909. struct clk_hw_onecell_data *clk_data;
  910. struct device_node *node = pdev->dev.of_node;
  911. int ret;
  912. clk_data = mtk_alloc_clk_data(CLK_IFR_NR_CLK);
  913. if (!clk_data)
  914. return -ENOMEM;
  915. ret = mtk_clk_register_gates(node, ifr_clks, ARRAY_SIZE(ifr_clks),
  916. clk_data);
  917. if (ret)
  918. goto free_clk_data;
  919. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  920. if (ret)
  921. goto unregister_gates;
  922. return 0;
  923. unregister_gates:
  924. mtk_clk_unregister_gates(ifr_clks, ARRAY_SIZE(ifr_clks), clk_data);
  925. free_clk_data:
  926. mtk_free_clk_data(clk_data);
  927. return ret;
  928. }
  929. static int clk_mt8365_peri_probe(struct platform_device *pdev)
  930. {
  931. void __iomem *base;
  932. struct clk_hw_onecell_data *clk_data;
  933. struct device *dev = &pdev->dev;
  934. struct device_node *node = dev->of_node;
  935. int ret;
  936. base = devm_platform_ioremap_resource(pdev, 0);
  937. if (IS_ERR(base))
  938. return PTR_ERR(base);
  939. clk_data = mtk_devm_alloc_clk_data(dev, CLK_PERI_NR_CLK);
  940. if (!clk_data)
  941. return -ENOMEM;
  942. ret = clk_mt8365_register_mtk_simple_gates(dev, base, clk_data,
  943. peri_clks,
  944. ARRAY_SIZE(peri_clks));
  945. if (ret)
  946. return ret;
  947. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  948. return ret;
  949. }
  950. static int clk_mt8365_mcu_probe(struct platform_device *pdev)
  951. {
  952. struct clk_hw_onecell_data *clk_data;
  953. struct device_node *node = pdev->dev.of_node;
  954. void __iomem *base;
  955. int ret;
  956. base = devm_platform_ioremap_resource(pdev, 0);
  957. if (IS_ERR(base))
  958. return PTR_ERR(base);
  959. clk_data = mtk_alloc_clk_data(CLK_MCU_NR_CLK);
  960. if (!clk_data)
  961. return -ENOMEM;
  962. ret = mtk_clk_register_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes),
  963. base, &mt8365_clk_lock, clk_data);
  964. if (ret)
  965. goto free_clk_data;
  966. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  967. if (ret)
  968. goto unregister_composites;
  969. return 0;
  970. unregister_composites:
  971. mtk_clk_unregister_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes),
  972. clk_data);
  973. free_clk_data:
  974. mtk_free_clk_data(clk_data);
  975. return ret;
  976. }
  977. static const struct of_device_id of_match_clk_mt8365[] = {
  978. {
  979. .compatible = "mediatek,mt8365-apmixedsys",
  980. .data = clk_mt8365_apmixed_probe,
  981. }, {
  982. .compatible = "mediatek,mt8365-topckgen",
  983. .data = clk_mt8365_top_probe,
  984. }, {
  985. .compatible = "mediatek,mt8365-infracfg",
  986. .data = clk_mt8365_infra_probe,
  987. }, {
  988. .compatible = "mediatek,mt8365-pericfg",
  989. .data = clk_mt8365_peri_probe,
  990. }, {
  991. .compatible = "mediatek,mt8365-mcucfg",
  992. .data = clk_mt8365_mcu_probe,
  993. }, {
  994. /* sentinel */
  995. }
  996. };
  997. static int clk_mt8365_probe(struct platform_device *pdev)
  998. {
  999. int (*clk_probe)(struct platform_device *pdev);
  1000. int ret;
  1001. clk_probe = of_device_get_match_data(&pdev->dev);
  1002. if (!clk_probe)
  1003. return -EINVAL;
  1004. ret = clk_probe(pdev);
  1005. if (ret)
  1006. dev_err(&pdev->dev,
  1007. "%s: could not register clock provider: %d\n",
  1008. pdev->name, ret);
  1009. return ret;
  1010. }
  1011. static struct platform_driver clk_mt8365_drv = {
  1012. .probe = clk_mt8365_probe,
  1013. .driver = {
  1014. .name = "clk-mt8365",
  1015. .of_match_table = of_match_clk_mt8365,
  1016. },
  1017. };
  1018. static int __init clk_mt8365_init(void)
  1019. {
  1020. return platform_driver_register(&clk_mt8365_drv);
  1021. }
  1022. arch_initcall(clk_mt8365_init);
  1023. MODULE_LICENSE("GPL");