clk-mt8195-vdo0.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (c) 2021 MediaTek Inc.
  4. // Author: Chun-Jie Chen <[email protected]>
  5. #include "clk-gate.h"
  6. #include "clk-mtk.h"
  7. #include <dt-bindings/clock/mt8195-clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/platform_device.h>
  10. static const struct mtk_gate_regs vdo0_0_cg_regs = {
  11. .set_ofs = 0x104,
  12. .clr_ofs = 0x108,
  13. .sta_ofs = 0x100,
  14. };
  15. static const struct mtk_gate_regs vdo0_1_cg_regs = {
  16. .set_ofs = 0x114,
  17. .clr_ofs = 0x118,
  18. .sta_ofs = 0x110,
  19. };
  20. static const struct mtk_gate_regs vdo0_2_cg_regs = {
  21. .set_ofs = 0x124,
  22. .clr_ofs = 0x128,
  23. .sta_ofs = 0x120,
  24. };
  25. #define GATE_VDO0_0(_id, _name, _parent, _shift) \
  26. GATE_MTK(_id, _name, _parent, &vdo0_0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  27. #define GATE_VDO0_1(_id, _name, _parent, _shift) \
  28. GATE_MTK(_id, _name, _parent, &vdo0_1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  29. #define GATE_VDO0_2(_id, _name, _parent, _shift) \
  30. GATE_MTK(_id, _name, _parent, &vdo0_2_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  31. #define GATE_VDO0_2_FLAGS(_id, _name, _parent, _shift, _flags) \
  32. GATE_MTK_FLAGS(_id, _name, _parent, &vdo0_2_cg_regs, _shift, \
  33. &mtk_clk_gate_ops_setclr, _flags)
  34. static const struct mtk_gate vdo0_clks[] = {
  35. /* VDO0_0 */
  36. GATE_VDO0_0(CLK_VDO0_DISP_OVL0, "vdo0_disp_ovl0", "top_vpp", 0),
  37. GATE_VDO0_0(CLK_VDO0_DISP_COLOR0, "vdo0_disp_color0", "top_vpp", 2),
  38. GATE_VDO0_0(CLK_VDO0_DISP_COLOR1, "vdo0_disp_color1", "top_vpp", 3),
  39. GATE_VDO0_0(CLK_VDO0_DISP_CCORR0, "vdo0_disp_ccorr0", "top_vpp", 4),
  40. GATE_VDO0_0(CLK_VDO0_DISP_CCORR1, "vdo0_disp_ccorr1", "top_vpp", 5),
  41. GATE_VDO0_0(CLK_VDO0_DISP_AAL0, "vdo0_disp_aal0", "top_vpp", 6),
  42. GATE_VDO0_0(CLK_VDO0_DISP_AAL1, "vdo0_disp_aal1", "top_vpp", 7),
  43. GATE_VDO0_0(CLK_VDO0_DISP_GAMMA0, "vdo0_disp_gamma0", "top_vpp", 8),
  44. GATE_VDO0_0(CLK_VDO0_DISP_GAMMA1, "vdo0_disp_gamma1", "top_vpp", 9),
  45. GATE_VDO0_0(CLK_VDO0_DISP_DITHER0, "vdo0_disp_dither0", "top_vpp", 10),
  46. GATE_VDO0_0(CLK_VDO0_DISP_DITHER1, "vdo0_disp_dither1", "top_vpp", 11),
  47. GATE_VDO0_0(CLK_VDO0_DISP_OVL1, "vdo0_disp_ovl1", "top_vpp", 16),
  48. GATE_VDO0_0(CLK_VDO0_DISP_WDMA0, "vdo0_disp_wdma0", "top_vpp", 17),
  49. GATE_VDO0_0(CLK_VDO0_DISP_WDMA1, "vdo0_disp_wdma1", "top_vpp", 18),
  50. GATE_VDO0_0(CLK_VDO0_DISP_RDMA0, "vdo0_disp_rdma0", "top_vpp", 19),
  51. GATE_VDO0_0(CLK_VDO0_DISP_RDMA1, "vdo0_disp_rdma1", "top_vpp", 20),
  52. GATE_VDO0_0(CLK_VDO0_DSI0, "vdo0_dsi0", "top_vpp", 21),
  53. GATE_VDO0_0(CLK_VDO0_DSI1, "vdo0_dsi1", "top_vpp", 22),
  54. GATE_VDO0_0(CLK_VDO0_DSC_WRAP0, "vdo0_dsc_wrap0", "top_vpp", 23),
  55. GATE_VDO0_0(CLK_VDO0_VPP_MERGE0, "vdo0_vpp_merge0", "top_vpp", 24),
  56. GATE_VDO0_0(CLK_VDO0_DP_INTF0, "vdo0_dp_intf0", "top_vpp", 25),
  57. GATE_VDO0_0(CLK_VDO0_DISP_MUTEX0, "vdo0_disp_mutex0", "top_vpp", 26),
  58. GATE_VDO0_0(CLK_VDO0_DISP_IL_ROT0, "vdo0_disp_il_rot0", "top_vpp", 27),
  59. GATE_VDO0_0(CLK_VDO0_APB_BUS, "vdo0_apb_bus", "top_vpp", 28),
  60. GATE_VDO0_0(CLK_VDO0_FAKE_ENG0, "vdo0_fake_eng0", "top_vpp", 29),
  61. GATE_VDO0_0(CLK_VDO0_FAKE_ENG1, "vdo0_fake_eng1", "top_vpp", 30),
  62. /* VDO0_1 */
  63. GATE_VDO0_1(CLK_VDO0_DL_ASYNC0, "vdo0_dl_async0", "top_vpp", 0),
  64. GATE_VDO0_1(CLK_VDO0_DL_ASYNC1, "vdo0_dl_async1", "top_vpp", 1),
  65. GATE_VDO0_1(CLK_VDO0_DL_ASYNC2, "vdo0_dl_async2", "top_vpp", 2),
  66. GATE_VDO0_1(CLK_VDO0_DL_ASYNC3, "vdo0_dl_async3", "top_vpp", 3),
  67. GATE_VDO0_1(CLK_VDO0_DL_ASYNC4, "vdo0_dl_async4", "top_vpp", 4),
  68. GATE_VDO0_1(CLK_VDO0_DISP_MONITOR0, "vdo0_disp_monitor0", "top_vpp", 5),
  69. GATE_VDO0_1(CLK_VDO0_DISP_MONITOR1, "vdo0_disp_monitor1", "top_vpp", 6),
  70. GATE_VDO0_1(CLK_VDO0_DISP_MONITOR2, "vdo0_disp_monitor2", "top_vpp", 7),
  71. GATE_VDO0_1(CLK_VDO0_DISP_MONITOR3, "vdo0_disp_monitor3", "top_vpp", 8),
  72. GATE_VDO0_1(CLK_VDO0_DISP_MONITOR4, "vdo0_disp_monitor4", "top_vpp", 9),
  73. GATE_VDO0_1(CLK_VDO0_SMI_GALS, "vdo0_smi_gals", "top_vpp", 10),
  74. GATE_VDO0_1(CLK_VDO0_SMI_COMMON, "vdo0_smi_common", "top_vpp", 11),
  75. GATE_VDO0_1(CLK_VDO0_SMI_EMI, "vdo0_smi_emi", "top_vpp", 12),
  76. GATE_VDO0_1(CLK_VDO0_SMI_IOMMU, "vdo0_smi_iommu", "top_vpp", 13),
  77. GATE_VDO0_1(CLK_VDO0_SMI_LARB, "vdo0_smi_larb", "top_vpp", 14),
  78. GATE_VDO0_1(CLK_VDO0_SMI_RSI, "vdo0_smi_rsi", "top_vpp", 15),
  79. /* VDO0_2 */
  80. GATE_VDO0_2(CLK_VDO0_DSI0_DSI, "vdo0_dsi0_dsi", "top_dsi_occ", 0),
  81. GATE_VDO0_2(CLK_VDO0_DSI1_DSI, "vdo0_dsi1_dsi", "top_dsi_occ", 8),
  82. GATE_VDO0_2_FLAGS(CLK_VDO0_DP_INTF0_DP_INTF, "vdo0_dp_intf0_dp_intf",
  83. "top_edp", 16, CLK_SET_RATE_PARENT),
  84. };
  85. static int clk_mt8195_vdo0_probe(struct platform_device *pdev)
  86. {
  87. struct device *dev = &pdev->dev;
  88. struct device_node *node = dev->parent->of_node;
  89. struct clk_hw_onecell_data *clk_data;
  90. int r;
  91. clk_data = mtk_alloc_clk_data(CLK_VDO0_NR_CLK);
  92. if (!clk_data)
  93. return -ENOMEM;
  94. r = mtk_clk_register_gates(node, vdo0_clks, ARRAY_SIZE(vdo0_clks), clk_data);
  95. if (r)
  96. goto free_vdo0_data;
  97. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  98. if (r)
  99. goto unregister_gates;
  100. platform_set_drvdata(pdev, clk_data);
  101. return r;
  102. unregister_gates:
  103. mtk_clk_unregister_gates(vdo0_clks, ARRAY_SIZE(vdo0_clks), clk_data);
  104. free_vdo0_data:
  105. mtk_free_clk_data(clk_data);
  106. return r;
  107. }
  108. static int clk_mt8195_vdo0_remove(struct platform_device *pdev)
  109. {
  110. struct device *dev = &pdev->dev;
  111. struct device_node *node = dev->parent->of_node;
  112. struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
  113. of_clk_del_provider(node);
  114. mtk_clk_unregister_gates(vdo0_clks, ARRAY_SIZE(vdo0_clks), clk_data);
  115. mtk_free_clk_data(clk_data);
  116. return 0;
  117. }
  118. static struct platform_driver clk_mt8195_vdo0_drv = {
  119. .probe = clk_mt8195_vdo0_probe,
  120. .remove = clk_mt8195_vdo0_remove,
  121. .driver = {
  122. .name = "clk-mt8195-vdo0",
  123. },
  124. };
  125. builtin_platform_driver(clk_mt8195_vdo0_drv);