clk-mt8192-mdp.c 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (c) 2021 MediaTek Inc.
  4. // Author: Chun-Jie Chen <[email protected]>
  5. #include <linux/clk-provider.h>
  6. #include <linux/of_device.h>
  7. #include <linux/platform_device.h>
  8. #include "clk-mtk.h"
  9. #include "clk-gate.h"
  10. #include <dt-bindings/clock/mt8192-clk.h>
  11. static const struct mtk_gate_regs mdp0_cg_regs = {
  12. .set_ofs = 0x104,
  13. .clr_ofs = 0x108,
  14. .sta_ofs = 0x100,
  15. };
  16. static const struct mtk_gate_regs mdp1_cg_regs = {
  17. .set_ofs = 0x124,
  18. .clr_ofs = 0x128,
  19. .sta_ofs = 0x120,
  20. };
  21. #define GATE_MDP0(_id, _name, _parent, _shift) \
  22. GATE_MTK(_id, _name, _parent, &mdp0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  23. #define GATE_MDP1(_id, _name, _parent, _shift) \
  24. GATE_MTK(_id, _name, _parent, &mdp1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  25. static const struct mtk_gate mdp_clks[] = {
  26. /* MDP0 */
  27. GATE_MDP0(CLK_MDP_RDMA0, "mdp_mdp_rdma0", "mdp_sel", 0),
  28. GATE_MDP0(CLK_MDP_TDSHP0, "mdp_mdp_tdshp0", "mdp_sel", 1),
  29. GATE_MDP0(CLK_MDP_IMG_DL_ASYNC0, "mdp_img_dl_async0", "mdp_sel", 2),
  30. GATE_MDP0(CLK_MDP_IMG_DL_ASYNC1, "mdp_img_dl_async1", "mdp_sel", 3),
  31. GATE_MDP0(CLK_MDP_RDMA1, "mdp_mdp_rdma1", "mdp_sel", 4),
  32. GATE_MDP0(CLK_MDP_TDSHP1, "mdp_mdp_tdshp1", "mdp_sel", 5),
  33. GATE_MDP0(CLK_MDP_SMI0, "mdp_smi0", "mdp_sel", 6),
  34. GATE_MDP0(CLK_MDP_APB_BUS, "mdp_apb_bus", "mdp_sel", 7),
  35. GATE_MDP0(CLK_MDP_WROT0, "mdp_mdp_wrot0", "mdp_sel", 8),
  36. GATE_MDP0(CLK_MDP_RSZ0, "mdp_mdp_rsz0", "mdp_sel", 9),
  37. GATE_MDP0(CLK_MDP_HDR0, "mdp_mdp_hdr0", "mdp_sel", 10),
  38. GATE_MDP0(CLK_MDP_MUTEX0, "mdp_mdp_mutex0", "mdp_sel", 11),
  39. GATE_MDP0(CLK_MDP_WROT1, "mdp_mdp_wrot1", "mdp_sel", 12),
  40. GATE_MDP0(CLK_MDP_RSZ1, "mdp_mdp_rsz1", "mdp_sel", 13),
  41. GATE_MDP0(CLK_MDP_HDR1, "mdp_mdp_hdr1", "mdp_sel", 14),
  42. GATE_MDP0(CLK_MDP_FAKE_ENG0, "mdp_mdp_fake_eng0", "mdp_sel", 15),
  43. GATE_MDP0(CLK_MDP_AAL0, "mdp_mdp_aal0", "mdp_sel", 16),
  44. GATE_MDP0(CLK_MDP_AAL1, "mdp_mdp_aal1", "mdp_sel", 17),
  45. GATE_MDP0(CLK_MDP_COLOR0, "mdp_mdp_color0", "mdp_sel", 18),
  46. GATE_MDP0(CLK_MDP_COLOR1, "mdp_mdp_color1", "mdp_sel", 19),
  47. /* MDP1 */
  48. GATE_MDP1(CLK_MDP_IMG_DL_RELAY0_ASYNC0, "mdp_img_dl_relay0_async0", "mdp_sel", 0),
  49. GATE_MDP1(CLK_MDP_IMG_DL_RELAY1_ASYNC1, "mdp_img_dl_relay1_async1", "mdp_sel", 8),
  50. };
  51. static const struct mtk_clk_desc mdp_desc = {
  52. .clks = mdp_clks,
  53. .num_clks = ARRAY_SIZE(mdp_clks),
  54. };
  55. static const struct of_device_id of_match_clk_mt8192_mdp[] = {
  56. {
  57. .compatible = "mediatek,mt8192-mdpsys",
  58. .data = &mdp_desc,
  59. }, {
  60. /* sentinel */
  61. }
  62. };
  63. static struct platform_driver clk_mt8192_mdp_drv = {
  64. .probe = mtk_clk_simple_probe,
  65. .remove = mtk_clk_simple_remove,
  66. .driver = {
  67. .name = "clk-mt8192-mdp",
  68. .of_match_table = of_match_clk_mt8192_mdp,
  69. },
  70. };
  71. builtin_platform_driver(clk_mt8192_mdp_drv);