clk-mt6795-topckgen.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022 Collabora Ltd.
  4. * Author: AngeloGioacchino Del Regno <[email protected]>
  5. */
  6. #include <dt-bindings/clock/mediatek,mt6795-clk.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include "clk-gate.h"
  10. #include "clk-mtk.h"
  11. #include "clk-mux.h"
  12. /*
  13. * For some clocks, we don't care what their actual rates are. And these
  14. * clocks may change their rate on different products or different scenarios.
  15. * So we model these clocks' rate as 0, to denote it's not an actual rate.
  16. */
  17. #define DUMMY_RATE 0
  18. #define TOP_MUX_GATE_NOSR(_id, _name, _parents, _reg, _shift, _width, _gate, _flags) \
  19. MUX_GATE_CLR_SET_UPD_FLAGS(_id, _name, _parents, _reg, \
  20. (_reg + 0x4), (_reg + 0x8), _shift, _width, \
  21. _gate, 0, -1, _flags)
  22. #define TOP_MUX_GATE(_id, _name, _parents, _reg, _shift, _width, _gate, _flags) \
  23. TOP_MUX_GATE_NOSR(_id, _name, _parents, _reg, _shift, _width, \
  24. _gate, CLK_SET_RATE_PARENT | _flags)
  25. static DEFINE_SPINLOCK(mt6795_top_clk_lock);
  26. static const char * const aud_1_parents[] = {
  27. "clk26m",
  28. "apll1_ck",
  29. "univpll2_d4",
  30. "univpll2_d8"
  31. };
  32. static const char * const aud_2_parents[] = {
  33. "clk26m",
  34. "apll2_ck",
  35. "univpll2_d4",
  36. "univpll2_d8"
  37. };
  38. static const char * const aud_intbus_parents[] = {
  39. "clk26m",
  40. "syspll1_d4",
  41. "syspll4_d2",
  42. "univpll3_d2",
  43. "univpll2_d8",
  44. "dmpll_d4",
  45. "dmpll_d8"
  46. };
  47. static const char * const audio_parents[] = {
  48. "clk26m",
  49. "syspll3_d4",
  50. "syspll4_d4",
  51. "syspll1_d16"
  52. };
  53. static const char * const axi_mfg_in_parents[] = {
  54. "clk26m",
  55. "axi_sel",
  56. "dmpll_d2"
  57. };
  58. static const char * const axi_parents[] = {
  59. "clk26m",
  60. "syspll1_d2",
  61. "syspll_d5",
  62. "syspll1_d4",
  63. "univpll_d5",
  64. "univpll2_d2",
  65. "dmpll_d2",
  66. "dmpll_d4"
  67. };
  68. static const char * const camtg_parents[] = {
  69. "clk26m",
  70. "univpll_d26",
  71. "univpll2_d2",
  72. "syspll3_d2",
  73. "syspll3_d4",
  74. "univpll1_d4",
  75. "dmpll_d8"
  76. };
  77. static const char * const cci400_parents[] = {
  78. "clk26m",
  79. "vencpll_ck",
  80. "clk26m",
  81. "clk26m",
  82. "univpll_d2",
  83. "syspll_d2",
  84. "msdcpll_ck",
  85. "dmpll_ck"
  86. };
  87. static const char * const ddrphycfg_parents[] = {
  88. "clk26m",
  89. "syspll1_d8"
  90. };
  91. static const char * const dpi0_parents[] = {
  92. "clk26m",
  93. "tvdpll_d2",
  94. "tvdpll_d4",
  95. "clk26m",
  96. "clk26m",
  97. "tvdpll_d8",
  98. "tvdpll_d16"
  99. };
  100. static const char * const i2s0_m_ck_parents[] = {
  101. "apll1_div1",
  102. "apll2_div1"
  103. };
  104. static const char * const i2s1_m_ck_parents[] = {
  105. "apll1_div2",
  106. "apll2_div2"
  107. };
  108. static const char * const i2s2_m_ck_parents[] = {
  109. "apll1_div3",
  110. "apll2_div3"
  111. };
  112. static const char * const i2s3_m_ck_parents[] = {
  113. "apll1_div4",
  114. "apll2_div4"
  115. };
  116. static const char * const i2s3_b_ck_parents[] = {
  117. "apll1_div5",
  118. "apll2_div5"
  119. };
  120. static const char * const irda_parents[] = {
  121. "clk26m",
  122. "univpll2_d4",
  123. "syspll2_d4",
  124. "dmpll_d8",
  125. };
  126. static const char * const mem_mfg_in_parents[] = {
  127. "clk26m",
  128. "mmpll_ck",
  129. "dmpll_ck"
  130. };
  131. static const char * const mem_parents[] = {
  132. "clk26m",
  133. "dmpll_ck"
  134. };
  135. static const char * const mfg_parents[] = {
  136. "clk26m",
  137. "mmpll_ck",
  138. "dmpll_ck",
  139. "clk26m",
  140. "clk26m",
  141. "clk26m",
  142. "clk26m",
  143. "clk26m",
  144. "clk26m",
  145. "syspll_d3",
  146. "syspll1_d2",
  147. "syspll_d5",
  148. "univpll_d3",
  149. "univpll1_d2",
  150. "univpll_d5",
  151. "univpll2_d2"
  152. };
  153. static const char * const mm_parents[] = {
  154. "clk26m",
  155. "vencpll_d2",
  156. "syspll_d3",
  157. "syspll1_d2",
  158. "syspll_d5",
  159. "syspll1_d4",
  160. "univpll1_d2",
  161. "univpll2_d2",
  162. "dmpll_d2"
  163. };
  164. static const char * const mjc_parents[] = {
  165. "clk26m",
  166. "univpll_d3",
  167. "vcodecpll_ck",
  168. "tvdpll_445p5m",
  169. "vencpll_d2",
  170. "syspll_d3",
  171. "univpll1_d2",
  172. "syspll_d5",
  173. "syspll1_d2",
  174. "univpll_d5",
  175. "univpll2_d2",
  176. "dmpll_ck"
  177. };
  178. static const char * const msdc50_0_h_parents[] = {
  179. "clk26m",
  180. "syspll1_d2",
  181. "syspll2_d2",
  182. "syspll4_d2",
  183. "univpll_d5",
  184. "univpll1_d4"
  185. };
  186. static const char * const msdc50_0_parents[] = {
  187. "clk26m",
  188. "msdcpll_ck",
  189. "msdcpll_d2",
  190. "univpll1_d4",
  191. "syspll2_d2",
  192. "syspll_d7",
  193. "msdcpll_d4",
  194. "vencpll_d4",
  195. "tvdpll_ck",
  196. "univpll_d2",
  197. "univpll1_d2",
  198. "mmpll_ck"
  199. };
  200. static const char * const msdc30_1_parents[] = {
  201. "clk26m",
  202. "univpll2_d2",
  203. "msdcpll_d4",
  204. "univpll1_d4",
  205. "syspll2_d2",
  206. "syspll_d7",
  207. "univpll_d7",
  208. "vencpll_d4"
  209. };
  210. static const char * const msdc30_2_parents[] = {
  211. "clk26m",
  212. "univpll2_d2",
  213. "msdcpll_d4",
  214. "univpll1_d4",
  215. "syspll2_d2",
  216. "syspll_d7",
  217. "univpll_d7",
  218. "vencpll_d2"
  219. };
  220. static const char * const msdc30_3_parents[] = {
  221. "clk26m",
  222. "univpll2_d2",
  223. "msdcpll_d4",
  224. "univpll1_d4",
  225. "syspll2_d2",
  226. "syspll_d7",
  227. "univpll_d7",
  228. "vencpll_d4"
  229. };
  230. static const char * const pmicspi_parents[] = {
  231. "clk26m",
  232. "syspll1_d8",
  233. "syspll3_d4",
  234. "syspll1_d16",
  235. "univpll3_d4",
  236. "univpll_d26",
  237. "dmpll_d8",
  238. "dmpll_d16"
  239. };
  240. static const char * const pwm_parents[] = {
  241. "clk26m",
  242. "univpll2_d4",
  243. "univpll3_d2",
  244. "univpll1_d4"
  245. };
  246. static const char * const scam_parents[] = {
  247. "clk26m",
  248. "syspll3_d2",
  249. "univpll2_d4",
  250. "dmpll_d4"
  251. };
  252. static const char * const scp_parents[] = {
  253. "clk26m",
  254. "syspll1_d2",
  255. "univpll_d5",
  256. "syspll_d5",
  257. "dmpll_d2",
  258. "dmpll_d4"
  259. };
  260. static const char * const spi_parents[] = {
  261. "clk26m",
  262. "syspll3_d2",
  263. "syspll1_d4",
  264. "syspll4_d2",
  265. "univpll3_d2",
  266. "univpll2_d4",
  267. "univpll1_d8"
  268. };
  269. static const char * const uart_parents[] = {
  270. "clk26m",
  271. "univpll2_d8"
  272. };
  273. static const char * const usb20_parents[] = {
  274. "clk26m",
  275. "univpll1_d8",
  276. "univpll3_d4"
  277. };
  278. static const char * const usb30_parents[] = {
  279. "clk26m",
  280. "univpll3_d2",
  281. "usb_syspll_125m",
  282. "univpll2_d4"
  283. };
  284. static const char * const vdec_parents[] = {
  285. "clk26m",
  286. "vcodecpll_ck",
  287. "tvdpll_445p5m",
  288. "univpll_d3",
  289. "vencpll_d2",
  290. "syspll_d3",
  291. "univpll1_d2",
  292. "mmpll_d2",
  293. "dmpll_d2",
  294. "dmpll_d4"
  295. };
  296. static const char * const venc_parents[] = {
  297. "clk26m",
  298. "vcodecpll_ck",
  299. "tvdpll_445p5m",
  300. "univpll_d3",
  301. "vencpll_d2",
  302. "syspll_d3",
  303. "univpll1_d2",
  304. "univpll2_d2",
  305. "dmpll_d2",
  306. "dmpll_d4"
  307. };
  308. static const struct mtk_fixed_clk fixed_clks[] = {
  309. FIXED_CLK(CLK_TOP_ADSYS_26M, "adsys_26m", "clk26m", 26 * MHZ),
  310. FIXED_CLK(CLK_TOP_CLKPH_MCK_O, "clkph_mck_o", "clk26m", DUMMY_RATE),
  311. FIXED_CLK(CLK_TOP_USB_SYSPLL_125M, "usb_syspll_125m", "clk26m", 125 * MHZ),
  312. FIXED_CLK(CLK_TOP_DSI0_DIG, "dsi0_dig", "clk26m", DUMMY_RATE),
  313. FIXED_CLK(CLK_TOP_DSI1_DIG, "dsi1_dig", "clk26m", DUMMY_RATE),
  314. };
  315. static const struct mtk_fixed_factor top_divs[] = {
  316. FACTOR(CLK_TOP_ARMCA53PLL_754M, "armca53pll_754m", "clk26m", 1, 2),
  317. FACTOR(CLK_TOP_ARMCA53PLL_502M, "armca53pll_502m", "clk26m", 1, 3),
  318. FACTOR(CLK_TOP_MAIN_H546M, "main_h546m", "mainpll", 1, 2),
  319. FACTOR(CLK_TOP_MAIN_H364M, "main_h364m", "mainpll", 1, 3),
  320. FACTOR(CLK_TOP_MAIN_H218P4M, "main_h218p4m", "mainpll", 1, 5),
  321. FACTOR(CLK_TOP_MAIN_H156M, "main_h156m", "mainpll", 1, 7),
  322. FACTOR(CLK_TOP_TVDPLL_445P5M, "tvdpll_445p5m", "tvdpll", 1, 4),
  323. FACTOR(CLK_TOP_TVDPLL_594M, "tvdpll_594m", "tvdpll", 1, 3),
  324. FACTOR(CLK_TOP_UNIV_624M, "univ_624m", "univpll", 1, 2),
  325. FACTOR(CLK_TOP_UNIV_416M, "univ_416m", "univpll", 1, 3),
  326. FACTOR(CLK_TOP_UNIV_249P6M, "univ_249p6m", "univpll", 1, 5),
  327. FACTOR(CLK_TOP_UNIV_178P3M, "univ_178p3m", "univpll", 1, 7),
  328. FACTOR(CLK_TOP_UNIV_48M, "univ_48m", "univpll", 1, 26),
  329. FACTOR(CLK_TOP_CLKRTC_EXT, "clkrtc_ext", "clk32k", 1, 1),
  330. FACTOR(CLK_TOP_CLKRTC_INT, "clkrtc_int", "clk26m", 1, 793),
  331. FACTOR(CLK_TOP_FPC, "fpc_ck", "clk26m", 1, 1),
  332. FACTOR(CLK_TOP_HDMITXPLL_D2, "hdmitxpll_d2", "clk26m", 1, 2),
  333. FACTOR(CLK_TOP_HDMITXPLL_D3, "hdmitxpll_d3", "clk26m", 1, 3),
  334. FACTOR(CLK_TOP_ARMCA53PLL_D2, "armca53pll_d2", "clk26m", 1, 1),
  335. FACTOR(CLK_TOP_ARMCA53PLL_D3, "armca53pll_d3", "clk26m", 1, 1),
  336. FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
  337. FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
  338. FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "clkph_mck_o", 1, 1),
  339. FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "clkph_mck_o", 1, 2),
  340. FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "clkph_mck_o", 1, 4),
  341. FACTOR(CLK_TOP_DMPLL_D8, "dmpll_d8", "clkph_mck_o", 1, 8),
  342. FACTOR(CLK_TOP_DMPLL_D16, "dmpll_d16", "clkph_mck_o", 1, 16),
  343. FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
  344. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  345. FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
  346. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  347. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
  348. FACTOR(CLK_TOP_MSDCPLL2, "msdcpll2_ck", "msdcpll2", 1, 1),
  349. FACTOR(CLK_TOP_MSDCPLL2_D2, "msdcpll2_d2", "msdcpll2", 1, 2),
  350. FACTOR(CLK_TOP_MSDCPLL2_D4, "msdcpll2_d4", "msdcpll2", 1, 4),
  351. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "main_h546m", 1, 1),
  352. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2),
  353. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "main_h546m", 1, 4),
  354. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "main_h546m", 1, 8),
  355. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "main_h546m", 1, 16),
  356. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "main_h364m", 1, 1),
  357. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "main_h364m", 1, 2),
  358. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "main_h364m", 1, 4),
  359. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "main_h218p4m", 1, 1),
  360. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "main_h218p4m", 1, 2),
  361. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "main_h218p4m", 1, 4),
  362. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "main_h156m", 1, 1),
  363. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "main_h156m", 1, 2),
  364. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "main_h156m", 1, 4),
  365. FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll_594m", 1, 1),
  366. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_594m", 1, 2),
  367. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_594m", 1, 4),
  368. FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_594m", 1, 8),
  369. FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll_594m", 1, 16),
  370. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univ_624m", 1, 1),
  371. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univ_624m", 1, 2),
  372. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univ_624m", 1, 4),
  373. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univ_624m", 1, 8),
  374. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univ_416m", 1, 1),
  375. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univ_416m", 1, 2),
  376. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univ_416m", 1, 4),
  377. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univ_416m", 1, 8),
  378. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univ_249p6m", 1, 1),
  379. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univ_249p6m", 1, 2),
  380. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univ_249p6m", 1, 4),
  381. FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univ_249p6m", 1, 8),
  382. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univ_178p3m", 1, 1),
  383. FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univ_48m", 1, 1),
  384. FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univ_48m", 1, 2),
  385. FACTOR(CLK_TOP_VCODECPLL, "vcodecpll_ck", "vcodecpll", 1, 3),
  386. FACTOR(CLK_TOP_VCODECPLL_370P5, "vcodecpll_370p5", "vcodecpll", 1, 4),
  387. FACTOR(CLK_TOP_VENCPLL, "vencpll_ck", "vencpll", 1, 1),
  388. FACTOR(CLK_TOP_VENCPLL_D2, "vencpll_d2", "vencpll", 1, 2),
  389. FACTOR(CLK_TOP_VENCPLL_D4, "vencpll_d4", "vencpll", 1, 4),
  390. };
  391. static const struct mtk_mux top_muxes[] = {
  392. /* CLK_CFG_0 */
  393. TOP_MUX_GATE_NOSR(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  394. 0x40, 0, 3, 7, CLK_IS_CRITICAL),
  395. TOP_MUX_GATE_NOSR(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
  396. 0x40, 8, 1, 15, CLK_IS_CRITICAL),
  397. TOP_MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
  398. 0x40, 16, 1, 23, CLK_IS_CRITICAL),
  399. TOP_MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents, 0x40, 24, 3, 31, 0),
  400. /* CLK_CFG_1 */
  401. TOP_MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x50, 0, 2, 7, 0),
  402. TOP_MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x50, 8, 4, 15, 0),
  403. TOP_MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x50, 16, 4, 23, 0),
  404. TOP_MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x50, 24, 4, 31, 0),
  405. /* CLK_CFG_2 */
  406. TOP_MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x60, 0, 3, 7, 0),
  407. TOP_MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x60, 8, 1, 15, 0),
  408. TOP_MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x60, 16, 3, 23, 0),
  409. TOP_MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x60, 24, 2, 31, 0),
  410. /* CLK_CFG_3 */
  411. TOP_MUX_GATE(CLK_TOP_USB30_SEL, "usb30_sel", usb30_parents, 0x70, 0, 2, 7, 0),
  412. TOP_MUX_GATE(CLK_TOP_MSDC50_0_H_SEL, "msdc50_0_h_sel", msdc50_0_h_parents,
  413. 0x70, 8, 3, 15, 0),
  414. TOP_MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents, 0x70, 16, 4, 23, 0),
  415. TOP_MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents, 0x70, 24, 3, 31, 0),
  416. /* CLK_CFG_4 */
  417. TOP_MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_2_parents, 0x80, 0, 3, 7, 0),
  418. TOP_MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_3_parents, 0x80, 8, 3, 15, 0),
  419. TOP_MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 0x80, 16, 2, 23, 0),
  420. TOP_MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
  421. 0x80, 24, 3, 31, 0),
  422. /* CLK_CFG_5 */
  423. TOP_MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 0x90, 0, 3, 5, 0),
  424. TOP_MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x90, 8, 3, 15, 0),
  425. TOP_MUX_GATE(CLK_TOP_MJC_SEL, "mjc_sel", mjc_parents, 0x90, 24, 4, 31, 0),
  426. /* CLK_CFG_6 */
  427. /*
  428. * The dpi0_sel clock should not propagate rate changes to its parent
  429. * clock so the dpi driver can have full control over PLL and divider.
  430. */
  431. TOP_MUX_GATE_NOSR(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents, 0xa0, 0, 3, 7, 0),
  432. TOP_MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0xa0, 8, 2, 15, 0),
  433. TOP_MUX_GATE(CLK_TOP_CCI400_SEL, "cci400_sel", cci400_parents,
  434. 0xa0, 16, 3, 23, CLK_IS_CRITICAL),
  435. TOP_MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents, 0xa0, 24, 2, 31, 0),
  436. /* CLK_CFG_7 */
  437. TOP_MUX_GATE(CLK_TOP_AUD_2_SEL, "aud_2_sel", aud_2_parents, 0xb0, 0, 2, 7, 0),
  438. TOP_MUX_GATE(CLK_TOP_MEM_MFG_IN_SEL, "mem_mfg_in_sel", mem_mfg_in_parents,
  439. 0xb0, 8, 2, 15, 0),
  440. TOP_MUX_GATE(CLK_TOP_AXI_MFG_IN_SEL, "axi_mfg_in_sel", axi_mfg_in_parents,
  441. 0xb0, 16, 2, 23, 0),
  442. TOP_MUX_GATE(CLK_TOP_SCAM_SEL, "scam_sel", scam_parents, 0xb0, 24, 2, 31, 0),
  443. };
  444. static struct mtk_composite top_aud_divs[] = {
  445. MUX(CLK_TOP_I2S0_M_SEL, "i2s0_m_ck_sel", i2s0_m_ck_parents, 0x120, 4, 1),
  446. MUX(CLK_TOP_I2S1_M_SEL, "i2s1_m_ck_sel", i2s1_m_ck_parents, 0x120, 5, 1),
  447. MUX(CLK_TOP_I2S2_M_SEL, "i2s2_m_ck_sel", i2s2_m_ck_parents, 0x120, 6, 1),
  448. MUX(CLK_TOP_I2S3_M_SEL, "i2s3_m_ck_sel", i2s3_m_ck_parents, 0x120, 7, 1),
  449. MUX(CLK_TOP_I2S3_B_SEL, "i2s3_b_ck_sel", i2s3_b_ck_parents, 0x120, 8, 1),
  450. DIV_GATE(CLK_TOP_APLL1_DIV0, "apll1_div0", "aud_1_sel", 0x12c, 8, 0x120, 4, 24),
  451. DIV_GATE(CLK_TOP_APLL1_DIV1, "apll1_div1", "aud_1_sel", 0x12c, 9, 0x124, 8, 0),
  452. DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
  453. DIV_GATE(CLK_TOP_APLL1_DIV3, "apll1_div3", "aud_1_sel", 0x12c, 11, 0x124, 8, 16),
  454. DIV_GATE(CLK_TOP_APLL1_DIV4, "apll1_div4", "aud_1_sel", 0x12c, 12, 0x124, 8, 24),
  455. DIV_GATE(CLK_TOP_APLL1_DIV5, "apll1_div5", "apll1_div4", 0x12c, 13, 0x12c, 4, 0),
  456. DIV_GATE(CLK_TOP_APLL2_DIV0, "apll2_div0", "aud_2_sel", 0x12c, 16, 0x120, 4, 28),
  457. DIV_GATE(CLK_TOP_APLL2_DIV1, "apll2_div1", "aud_2_sel", 0x12c, 17, 0x128, 8, 0),
  458. DIV_GATE(CLK_TOP_APLL2_DIV2, "apll2_div2", "aud_2_sel", 0x12c, 18, 0x128, 8, 8),
  459. DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),
  460. DIV_GATE(CLK_TOP_APLL2_DIV4, "apll2_div4", "aud_2_sel", 0x12c, 20, 0x128, 8, 24),
  461. DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
  462. };
  463. static const struct of_device_id of_match_clk_mt6795_topckgen[] = {
  464. { .compatible = "mediatek,mt6795-topckgen" },
  465. { /* sentinel */ }
  466. };
  467. static int clk_mt6795_topckgen_probe(struct platform_device *pdev)
  468. {
  469. struct clk_hw_onecell_data *clk_data;
  470. struct device_node *node = pdev->dev.of_node;
  471. void __iomem *base;
  472. int ret;
  473. base = devm_platform_ioremap_resource(pdev, 0);
  474. if (IS_ERR(base))
  475. return PTR_ERR(base);
  476. clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  477. if (!clk_data)
  478. return -ENOMEM;
  479. ret = mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks), clk_data);
  480. if (ret)
  481. goto free_clk_data;
  482. ret = mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  483. if (ret)
  484. goto unregister_fixed_clks;
  485. ret = mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes), node,
  486. &mt6795_top_clk_lock, clk_data);
  487. if (ret)
  488. goto unregister_factors;
  489. ret = mtk_clk_register_composites(top_aud_divs, ARRAY_SIZE(top_aud_divs), base,
  490. &mt6795_top_clk_lock, clk_data);
  491. if (ret)
  492. goto unregister_muxes;
  493. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  494. if (ret)
  495. goto unregister_composites;
  496. return 0;
  497. unregister_composites:
  498. mtk_clk_unregister_composites(top_aud_divs, ARRAY_SIZE(top_aud_divs), clk_data);
  499. unregister_muxes:
  500. mtk_clk_unregister_muxes(top_muxes, ARRAY_SIZE(top_muxes), clk_data);
  501. unregister_factors:
  502. mtk_clk_unregister_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  503. unregister_fixed_clks:
  504. mtk_clk_unregister_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks), clk_data);
  505. free_clk_data:
  506. mtk_free_clk_data(clk_data);
  507. return ret;
  508. }
  509. static int clk_mt6795_topckgen_remove(struct platform_device *pdev)
  510. {
  511. struct device_node *node = pdev->dev.of_node;
  512. struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
  513. of_clk_del_provider(node);
  514. mtk_clk_unregister_composites(top_aud_divs, ARRAY_SIZE(top_aud_divs), clk_data);
  515. mtk_clk_unregister_muxes(top_muxes, ARRAY_SIZE(top_muxes), clk_data);
  516. mtk_clk_unregister_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  517. mtk_clk_unregister_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks), clk_data);
  518. mtk_free_clk_data(clk_data);
  519. return 0;
  520. }
  521. static struct platform_driver clk_mt6795_topckgen_drv = {
  522. .driver = {
  523. .name = "clk-mt6795-topckgen",
  524. .of_match_table = of_match_clk_mt6795_topckgen,
  525. },
  526. .probe = clk_mt6795_topckgen_probe,
  527. .remove = clk_mt6795_topckgen_remove,
  528. };
  529. module_platform_driver(clk_mt6795_topckgen_drv);
  530. MODULE_DESCRIPTION("MediaTek MT6795 topckgen clocks driver");
  531. MODULE_LICENSE("GPL");