clk-mt6779.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019 MediaTek Inc.
  4. * Author: Wendell Lin <[email protected]>
  5. */
  6. #include <linux/module.h>
  7. #include <linux/of.h>
  8. #include <linux/of_address.h>
  9. #include <linux/of_device.h>
  10. #include <linux/platform_device.h>
  11. #include "clk-gate.h"
  12. #include "clk-mtk.h"
  13. #include "clk-mux.h"
  14. #include "clk-pll.h"
  15. #include <dt-bindings/clock/mt6779-clk.h>
  16. static DEFINE_SPINLOCK(mt6779_clk_lock);
  17. static const struct mtk_fixed_clk top_fixed_clks[] = {
  18. FIXED_CLK(CLK_TOP_CLK26M, "f_f26m_ck", "clk26m", 26000000),
  19. };
  20. static const struct mtk_fixed_factor top_divs[] = {
  21. FACTOR(CLK_TOP_CLK13M, "clk13m", "clk26m", 1, 2),
  22. FACTOR(CLK_TOP_F26M_CK_D2, "csw_f26m_ck_d2", "clk26m", 1, 2),
  23. FACTOR(CLK_TOP_MAINPLL_CK, "mainpll_ck", "mainpll", 1, 1),
  24. FACTOR(CLK_TOP_MAINPLL_D2, "mainpll_d2", "mainpll_ck", 1, 2),
  25. FACTOR(CLK_TOP_MAINPLL_D2_D2, "mainpll_d2_d2", "mainpll_d2", 1, 2),
  26. FACTOR(CLK_TOP_MAINPLL_D2_D4, "mainpll_d2_d4", "mainpll_d2", 1, 4),
  27. FACTOR(CLK_TOP_MAINPLL_D2_D8, "mainpll_d2_d8", "mainpll_d2", 1, 8),
  28. FACTOR(CLK_TOP_MAINPLL_D2_D16, "mainpll_d2_d16", "mainpll_d2", 1, 16),
  29. FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3", "mainpll", 1, 3),
  30. FACTOR(CLK_TOP_MAINPLL_D3_D2, "mainpll_d3_d2", "mainpll_d3", 1, 2),
  31. FACTOR(CLK_TOP_MAINPLL_D3_D4, "mainpll_d3_d4", "mainpll_d3", 1, 4),
  32. FACTOR(CLK_TOP_MAINPLL_D3_D8, "mainpll_d3_d8", "mainpll_d3", 1, 8),
  33. FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5", "mainpll", 1, 5),
  34. FACTOR(CLK_TOP_MAINPLL_D5_D2, "mainpll_d5_d2", "mainpll_d5", 1, 2),
  35. FACTOR(CLK_TOP_MAINPLL_D5_D4, "mainpll_d5_d4", "mainpll_d5", 1, 4),
  36. FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7", "mainpll", 1, 7),
  37. FACTOR(CLK_TOP_MAINPLL_D7_D2, "mainpll_d7_d2", "mainpll_d7", 1, 2),
  38. FACTOR(CLK_TOP_MAINPLL_D7_D4, "mainpll_d7_d4", "mainpll_d7", 1, 4),
  39. FACTOR(CLK_TOP_UNIVPLL_CK, "univpll", "univ2pll", 1, 2),
  40. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
  41. FACTOR(CLK_TOP_UNIVPLL_D2_D2, "univpll_d2_d2", "univpll_d2", 1, 2),
  42. FACTOR(CLK_TOP_UNIVPLL_D2_D4, "univpll_d2_d4", "univpll_d2", 1, 4),
  43. FACTOR(CLK_TOP_UNIVPLL_D2_D8, "univpll_d2_d8", "univpll_d2", 1, 8),
  44. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  45. FACTOR(CLK_TOP_UNIVPLL_D3_D2, "univpll_d3_d2", "univpll_d3", 1, 2),
  46. FACTOR(CLK_TOP_UNIVPLL_D3_D4, "univpll_d3_d4", "univpll_d3", 1, 4),
  47. FACTOR(CLK_TOP_UNIVPLL_D3_D8, "univpll_d3_d8", "univpll_d3", 1, 8),
  48. FACTOR(CLK_TOP_UNIVPLL_D3_D16, "univpll_d3_d16", "univpll_d3", 1, 16),
  49. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  50. FACTOR(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2", "univpll_d5", 1, 2),
  51. FACTOR(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4", "univpll_d5", 1, 4),
  52. FACTOR(CLK_TOP_UNIVPLL_D5_D8, "univpll_d5_d8", "univpll_d5", 1, 8),
  53. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
  54. FACTOR(CLK_TOP_UNIVP_192M_CK, "univpll_192m_ck", "univ2pll", 1, 13),
  55. FACTOR(CLK_TOP_UNIVP_192M_D2, "univpll_192m_d2", "univpll_192m_ck",
  56. 1, 2),
  57. FACTOR(CLK_TOP_UNIVP_192M_D4, "univpll_192m_d4", "univpll_192m_ck",
  58. 1, 4),
  59. FACTOR(CLK_TOP_UNIVP_192M_D8, "univpll_192m_d8", "univpll_192m_ck",
  60. 1, 8),
  61. FACTOR(CLK_TOP_UNIVP_192M_D16, "univpll_192m_d16", "univpll_192m_ck",
  62. 1, 16),
  63. FACTOR(CLK_TOP_UNIVP_192M_D32, "univpll_192m_d32", "univpll_192m_ck",
  64. 1, 32),
  65. FACTOR(CLK_TOP_APLL1_CK, "apll1_ck", "apll1", 1, 1),
  66. FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1", 1, 2),
  67. FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1", 1, 4),
  68. FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1", 1, 8),
  69. FACTOR(CLK_TOP_APLL2_CK, "apll2_ck", "apll2", 1, 1),
  70. FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2", 1, 2),
  71. FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2", 1, 4),
  72. FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2", 1, 8),
  73. FACTOR(CLK_TOP_TVDPLL_CK, "tvdpll_ck", "tvdpll", 1, 1),
  74. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1, 2),
  75. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
  76. FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll", 1, 8),
  77. FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll", 1, 16),
  78. FACTOR(CLK_TOP_MMPLL_CK, "mmpll_ck", "mmpll", 1, 1),
  79. FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll", 1, 4),
  80. FACTOR(CLK_TOP_MMPLL_D4_D2, "mmpll_d4_d2", "mmpll_d4", 1, 2),
  81. FACTOR(CLK_TOP_MMPLL_D4_D4, "mmpll_d4_d4", "mmpll_d4", 1, 4),
  82. FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5),
  83. FACTOR(CLK_TOP_MMPLL_D5_D2, "mmpll_d5_d2", "mmpll_d5", 1, 2),
  84. FACTOR(CLK_TOP_MMPLL_D5_D4, "mmpll_d5_d4", "mmpll_d5", 1, 4),
  85. FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll", 1, 6),
  86. FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7),
  87. FACTOR(CLK_TOP_MFGPLL_CK, "mfgpll_ck", "mfgpll", 1, 1),
  88. FACTOR(CLK_TOP_ADSPPLL_CK, "adsppll_ck", "adsppll", 1, 1),
  89. FACTOR(CLK_TOP_ADSPPLL_D4, "adsppll_d4", "adsppll", 1, 4),
  90. FACTOR(CLK_TOP_ADSPPLL_D5, "adsppll_d5", "adsppll", 1, 5),
  91. FACTOR(CLK_TOP_ADSPPLL_D6, "adsppll_d6", "adsppll", 1, 6),
  92. FACTOR(CLK_TOP_MSDCPLL_CK, "msdcpll_ck", "msdcpll", 1, 1),
  93. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  94. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
  95. FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
  96. FACTOR(CLK_TOP_MSDCPLL_D16, "msdcpll_d16", "msdcpll", 1, 16),
  97. FACTOR(CLK_TOP_AD_OSC_CK, "ad_osc_ck", "osc", 1, 1),
  98. FACTOR(CLK_TOP_OSC_D2, "osc_d2", "osc", 1, 2),
  99. FACTOR(CLK_TOP_OSC_D4, "osc_d4", "osc", 1, 4),
  100. FACTOR(CLK_TOP_OSC_D8, "osc_d8", "osc", 1, 8),
  101. FACTOR(CLK_TOP_OSC_D10, "osc_d10", "osc", 1, 10),
  102. FACTOR(CLK_TOP_OSC_D16, "osc_d16", "osc", 1, 16),
  103. FACTOR(CLK_TOP_AD_OSC2_CK, "ad_osc2_ck", "osc2", 1, 1),
  104. FACTOR(CLK_TOP_OSC2_D2, "osc2_d2", "osc2", 1, 2),
  105. FACTOR(CLK_TOP_OSC2_D3, "osc2_d3", "osc2", 1, 3),
  106. FACTOR(CLK_TOP_TVDPLL_MAINPLL_D2_CK, "tvdpll_mainpll_d2_ck",
  107. "tvdpll", 1, 1),
  108. FACTOR(CLK_TOP_FMEM_466M_CK, "fmem_466m_ck", "fmem", 1, 1),
  109. };
  110. static const char * const axi_parents[] = {
  111. "clk26m",
  112. "mainpll_d2_d4",
  113. "mainpll_d7",
  114. "osc_d4"
  115. };
  116. static const char * const mm_parents[] = {
  117. "clk26m",
  118. "tvdpll_mainpll_d2_ck",
  119. "mmpll_d7",
  120. "mmpll_d5_d2",
  121. "mainpll_d2_d2",
  122. "mainpll_d3_d2"
  123. };
  124. static const char * const scp_parents[] = {
  125. "clk26m",
  126. "univpll_d2_d8",
  127. "mainpll_d2_d4",
  128. "mainpll_d3",
  129. "univpll_d3",
  130. "ad_osc2_ck",
  131. "osc2_d2",
  132. "osc2_d3"
  133. };
  134. static const char * const img_parents[] = {
  135. "clk26m",
  136. "mainpll_d2",
  137. "mainpll_d2",
  138. "univpll_d3",
  139. "mainpll_d3",
  140. "mmpll_d5_d2",
  141. "tvdpll_mainpll_d2_ck",
  142. "mainpll_d5"
  143. };
  144. static const char * const ipe_parents[] = {
  145. "clk26m",
  146. "mainpll_d2",
  147. "mmpll_d7",
  148. "univpll_d3",
  149. "mainpll_d3",
  150. "mmpll_d5_d2",
  151. "mainpll_d2_d2",
  152. "mainpll_d5"
  153. };
  154. static const char * const dpe_parents[] = {
  155. "clk26m",
  156. "mainpll_d2",
  157. "mmpll_d7",
  158. "univpll_d3",
  159. "mainpll_d3",
  160. "mmpll_d5_d2",
  161. "mainpll_d2_d2",
  162. "mainpll_d5"
  163. };
  164. static const char * const cam_parents[] = {
  165. "clk26m",
  166. "mainpll_d2",
  167. "mmpll_d6",
  168. "mainpll_d3",
  169. "mmpll_d7",
  170. "univpll_d3",
  171. "mmpll_d5_d2",
  172. "adsppll_d5",
  173. "tvdpll_mainpll_d2_ck",
  174. "univpll_d3_d2"
  175. };
  176. static const char * const ccu_parents[] = {
  177. "clk26m",
  178. "mainpll_d2",
  179. "mmpll_d6",
  180. "mainpll_d3",
  181. "mmpll_d7",
  182. "univpll_d3",
  183. "mmpll_d5_d2",
  184. "mainpll_d2_d2",
  185. "adsppll_d5",
  186. "univpll_d3_d2"
  187. };
  188. static const char * const dsp_parents[] = {
  189. "clk26m",
  190. "univpll_d3_d8",
  191. "univpll_d3_d4",
  192. "mainpll_d2_d4",
  193. "univpll_d3_d2",
  194. "mainpll_d2_d2",
  195. "univpll_d2_d2",
  196. "mainpll_d3",
  197. "univpll_d3",
  198. "mmpll_d7",
  199. "mmpll_d6",
  200. "adsppll_d5",
  201. "tvdpll_ck",
  202. "tvdpll_mainpll_d2_ck",
  203. "univpll_d2",
  204. "adsppll_d4"
  205. };
  206. static const char * const dsp1_parents[] = {
  207. "clk26m",
  208. "univpll_d3_d8",
  209. "univpll_d3_d4",
  210. "mainpll_d2_d4",
  211. "univpll_d3_d2",
  212. "mainpll_d2_d2",
  213. "univpll_d2_d2",
  214. "mainpll_d3",
  215. "univpll_d3",
  216. "mmpll_d7",
  217. "mmpll_d6",
  218. "adsppll_d5",
  219. "tvdpll_ck",
  220. "tvdpll_mainpll_d2_ck",
  221. "univpll_d2",
  222. "adsppll_d4"
  223. };
  224. static const char * const dsp2_parents[] = {
  225. "clk26m",
  226. "univpll_d3_d8",
  227. "univpll_d3_d4",
  228. "mainpll_d2_d4",
  229. "univpll_d3_d2",
  230. "mainpll_d2_d2",
  231. "univpll_d2_d2",
  232. "mainpll_d3",
  233. "univpll_d3",
  234. "mmpll_d7",
  235. "mmpll_d6",
  236. "adsppll_d5",
  237. "tvdpll_ck",
  238. "tvdpll_mainpll_d2_ck",
  239. "univpll_d2",
  240. "adsppll_d4"
  241. };
  242. static const char * const dsp3_parents[] = {
  243. "clk26m",
  244. "univpll_d3_d8",
  245. "mainpll_d2_d4",
  246. "univpll_d3_d2",
  247. "mainpll_d2_d2",
  248. "univpll_d2_d2",
  249. "mainpll_d3",
  250. "univpll_d3",
  251. "mmpll_d7",
  252. "mmpll_d6",
  253. "mainpll_d2",
  254. "tvdpll_ck",
  255. "tvdpll_mainpll_d2_ck",
  256. "univpll_d2",
  257. "adsppll_d4",
  258. "mmpll_d4"
  259. };
  260. static const char * const ipu_if_parents[] = {
  261. "clk26m",
  262. "univpll_d3_d8",
  263. "univpll_d3_d4",
  264. "mainpll_d2_d4",
  265. "univpll_d3_d2",
  266. "mainpll_d2_d2",
  267. "univpll_d2_d2",
  268. "mainpll_d3",
  269. "univpll_d3",
  270. "mmpll_d7",
  271. "mmpll_d6",
  272. "adsppll_d5",
  273. "tvdpll_ck",
  274. "tvdpll_mainpll_d2_ck",
  275. "univpll_d2",
  276. "adsppll_d4"
  277. };
  278. static const char * const mfg_parents[] = {
  279. "clk26m",
  280. "mfgpll_ck",
  281. "univpll_d3",
  282. "mainpll_d5"
  283. };
  284. static const char * const f52m_mfg_parents[] = {
  285. "clk26m",
  286. "univpll_d3_d2",
  287. "univpll_d3_d4",
  288. "univpll_d3_d8"
  289. };
  290. static const char * const camtg_parents[] = {
  291. "clk26m",
  292. "univpll_192m_d8",
  293. "univpll_d3_d8",
  294. "univpll_192m_d4",
  295. "univpll_d3_d16",
  296. "csw_f26m_ck_d2",
  297. "univpll_192m_d16",
  298. "univpll_192m_d32"
  299. };
  300. static const char * const camtg2_parents[] = {
  301. "clk26m",
  302. "univpll_192m_d8",
  303. "univpll_d3_d8",
  304. "univpll_192m_d4",
  305. "univpll_d3_d16",
  306. "csw_f26m_ck_d2",
  307. "univpll_192m_d16",
  308. "univpll_192m_d32"
  309. };
  310. static const char * const camtg3_parents[] = {
  311. "clk26m",
  312. "univpll_192m_d8",
  313. "univpll_d3_d8",
  314. "univpll_192m_d4",
  315. "univpll_d3_d16",
  316. "csw_f26m_ck_d2",
  317. "univpll_192m_d16",
  318. "univpll_192m_d32"
  319. };
  320. static const char * const camtg4_parents[] = {
  321. "clk26m",
  322. "univpll_192m_d8",
  323. "univpll_d3_d8",
  324. "univpll_192m_d4",
  325. "univpll_d3_d16",
  326. "csw_f26m_ck_d2",
  327. "univpll_192m_d16",
  328. "univpll_192m_d32"
  329. };
  330. static const char * const uart_parents[] = {
  331. "clk26m",
  332. "univpll_d3_d8"
  333. };
  334. static const char * const spi_parents[] = {
  335. "clk26m",
  336. "mainpll_d5_d2",
  337. "mainpll_d3_d4",
  338. "msdcpll_d4"
  339. };
  340. static const char * const msdc50_hclk_parents[] = {
  341. "clk26m",
  342. "mainpll_d2_d2",
  343. "mainpll_d3_d2"
  344. };
  345. static const char * const msdc50_0_parents[] = {
  346. "clk26m",
  347. "msdcpll_ck",
  348. "msdcpll_d2",
  349. "univpll_d2_d4",
  350. "mainpll_d3_d2",
  351. "univpll_d2_d2"
  352. };
  353. static const char * const msdc30_1_parents[] = {
  354. "clk26m",
  355. "univpll_d3_d2",
  356. "mainpll_d3_d2",
  357. "mainpll_d7",
  358. "msdcpll_d2"
  359. };
  360. static const char * const audio_parents[] = {
  361. "clk26m",
  362. "mainpll_d5_d4",
  363. "mainpll_d7_d4",
  364. "mainpll_d2_d16"
  365. };
  366. static const char * const aud_intbus_parents[] = {
  367. "clk26m",
  368. "mainpll_d2_d4",
  369. "mainpll_d7_d2"
  370. };
  371. static const char * const fpwrap_ulposc_parents[] = {
  372. "osc_d10",
  373. "clk26m",
  374. "osc_d4",
  375. "osc_d8",
  376. "osc_d16"
  377. };
  378. static const char * const atb_parents[] = {
  379. "clk26m",
  380. "mainpll_d2_d2",
  381. "mainpll_d5"
  382. };
  383. static const char * const sspm_parents[] = {
  384. "clk26m",
  385. "univpll_d2_d4",
  386. "mainpll_d2_d2",
  387. "univpll_d2_d2",
  388. "mainpll_d3"
  389. };
  390. static const char * const dpi0_parents[] = {
  391. "clk26m",
  392. "tvdpll_d2",
  393. "tvdpll_d4",
  394. "tvdpll_d8",
  395. "tvdpll_d16"
  396. };
  397. static const char * const scam_parents[] = {
  398. "clk26m",
  399. "mainpll_d5_d2"
  400. };
  401. static const char * const disppwm_parents[] = {
  402. "clk26m",
  403. "univpll_d3_d4",
  404. "osc_d2",
  405. "osc_d4",
  406. "osc_d16"
  407. };
  408. static const char * const usb_top_parents[] = {
  409. "clk26m",
  410. "univpll_d5_d4",
  411. "univpll_d3_d4",
  412. "univpll_d5_d2"
  413. };
  414. static const char * const ssusb_top_xhci_parents[] = {
  415. "clk26m",
  416. "univpll_d5_d4",
  417. "univpll_d3_d4",
  418. "univpll_d5_d2"
  419. };
  420. static const char * const spm_parents[] = {
  421. "clk26m",
  422. "osc_d8",
  423. "mainpll_d2_d8"
  424. };
  425. static const char * const i2c_parents[] = {
  426. "clk26m",
  427. "mainpll_d2_d8",
  428. "univpll_d5_d2"
  429. };
  430. static const char * const seninf_parents[] = {
  431. "clk26m",
  432. "univpll_d7",
  433. "univpll_d3_d2",
  434. "univpll_d2_d2",
  435. "mainpll_d3",
  436. "mmpll_d4_d2",
  437. "mmpll_d7",
  438. "mmpll_d6"
  439. };
  440. static const char * const seninf1_parents[] = {
  441. "clk26m",
  442. "univpll_d7",
  443. "univpll_d3_d2",
  444. "univpll_d2_d2",
  445. "mainpll_d3",
  446. "mmpll_d4_d2",
  447. "mmpll_d7",
  448. "mmpll_d6"
  449. };
  450. static const char * const seninf2_parents[] = {
  451. "clk26m",
  452. "univpll_d7",
  453. "univpll_d3_d2",
  454. "univpll_d2_d2",
  455. "mainpll_d3",
  456. "mmpll_d4_d2",
  457. "mmpll_d7",
  458. "mmpll_d6"
  459. };
  460. static const char * const dxcc_parents[] = {
  461. "clk26m",
  462. "mainpll_d2_d2",
  463. "mainpll_d2_d4",
  464. "mainpll_d2_d8"
  465. };
  466. static const char * const aud_engen1_parents[] = {
  467. "clk26m",
  468. "apll1_d2",
  469. "apll1_d4",
  470. "apll1_d8"
  471. };
  472. static const char * const aud_engen2_parents[] = {
  473. "clk26m",
  474. "apll2_d2",
  475. "apll2_d4",
  476. "apll2_d8"
  477. };
  478. static const char * const faes_ufsfde_parents[] = {
  479. "clk26m",
  480. "mainpll_d2",
  481. "mainpll_d2_d2",
  482. "mainpll_d3",
  483. "mainpll_d2_d4",
  484. "univpll_d3"
  485. };
  486. static const char * const fufs_parents[] = {
  487. "clk26m",
  488. "mainpll_d2_d4",
  489. "mainpll_d2_d8",
  490. "mainpll_d2_d16"
  491. };
  492. static const char * const aud_1_parents[] = {
  493. "clk26m",
  494. "apll1_ck"
  495. };
  496. static const char * const aud_2_parents[] = {
  497. "clk26m",
  498. "apll2_ck"
  499. };
  500. static const char * const adsp_parents[] = {
  501. "clk26m",
  502. "mainpll_d3",
  503. "univpll_d2_d4",
  504. "univpll_d2",
  505. "mmpll_d4",
  506. "adsppll_d4",
  507. "adsppll_d6"
  508. };
  509. static const char * const dpmaif_parents[] = {
  510. "clk26m",
  511. "univpll_d2_d4",
  512. "mainpll_d3",
  513. "mainpll_d2_d2",
  514. "univpll_d2_d2",
  515. "univpll_d3"
  516. };
  517. static const char * const venc_parents[] = {
  518. "clk26m",
  519. "mmpll_d7",
  520. "mainpll_d3",
  521. "univpll_d2_d2",
  522. "mainpll_d2_d2",
  523. "univpll_d3",
  524. "mmpll_d6",
  525. "mainpll_d5",
  526. "mainpll_d3_d2",
  527. "mmpll_d4_d2",
  528. "univpll_d2_d4",
  529. "mmpll_d5",
  530. "univpll_192m_d2"
  531. };
  532. static const char * const vdec_parents[] = {
  533. "clk26m",
  534. "univpll_d2_d4",
  535. "mainpll_d3",
  536. "univpll_d2_d2",
  537. "mainpll_d2_d2",
  538. "univpll_d3",
  539. "univpll_d5",
  540. "univpll_d5_d2",
  541. "mainpll_d2",
  542. "univpll_d2",
  543. "univpll_192m_d2"
  544. };
  545. static const char * const camtm_parents[] = {
  546. "clk26m",
  547. "univpll_d7",
  548. "univpll_d3_d2",
  549. "univpll_d2_d2"
  550. };
  551. static const char * const pwm_parents[] = {
  552. "clk26m",
  553. "univpll_d2_d8"
  554. };
  555. static const char * const audio_h_parents[] = {
  556. "clk26m",
  557. "univpll_d7",
  558. "apll1_ck",
  559. "apll2_ck"
  560. };
  561. static const char * const camtg5_parents[] = {
  562. "clk26m",
  563. "univpll_192m_d8",
  564. "univpll_d3_d8",
  565. "univpll_192m_d4",
  566. "univpll_d3_d16",
  567. "csw_f26m_ck_d2",
  568. "univpll_192m_d16",
  569. "univpll_192m_d32"
  570. };
  571. /*
  572. * CRITICAL CLOCK:
  573. * axi_sel is the main bus clock of whole SOC.
  574. * spm_sel is the clock of the always-on co-processor.
  575. * sspm_sel is the clock of the always-on co-processor.
  576. */
  577. static const struct mtk_mux top_muxes[] = {
  578. /* CLK_CFG_0 */
  579. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI, "axi_sel", axi_parents,
  580. 0x20, 0x24, 0x28, 0, 2, 7,
  581. 0x004, 0, CLK_IS_CRITICAL),
  582. MUX_GATE_CLR_SET_UPD(CLK_TOP_MM, "mm_sel", mm_parents,
  583. 0x20, 0x24, 0x28, 8, 3, 15, 0x004, 1),
  584. MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP, "scp_sel", scp_parents,
  585. 0x20, 0x24, 0x28, 16, 3, 23, 0x004, 2),
  586. /* CLK_CFG_1 */
  587. MUX_GATE_CLR_SET_UPD(CLK_TOP_IMG, "img_sel", img_parents,
  588. 0x30, 0x34, 0x38, 0, 3, 7, 0x004, 4),
  589. MUX_GATE_CLR_SET_UPD(CLK_TOP_IPE, "ipe_sel", ipe_parents,
  590. 0x30, 0x34, 0x38, 8, 3, 15, 0x004, 5),
  591. MUX_GATE_CLR_SET_UPD(CLK_TOP_DPE, "dpe_sel", dpe_parents,
  592. 0x30, 0x34, 0x38, 16, 3, 23, 0x004, 6),
  593. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAM, "cam_sel", cam_parents,
  594. 0x30, 0x34, 0x38, 24, 4, 31, 0x004, 7),
  595. /* CLK_CFG_2 */
  596. MUX_GATE_CLR_SET_UPD(CLK_TOP_CCU, "ccu_sel", ccu_parents,
  597. 0x40, 0x44, 0x48, 0, 4, 7, 0x004, 8),
  598. MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP, "dsp_sel", dsp_parents,
  599. 0x40, 0x44, 0x48, 8, 4, 15, 0x004, 9),
  600. MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP1, "dsp1_sel", dsp1_parents,
  601. 0x40, 0x44, 0x48, 16, 4, 23, 0x004, 10),
  602. MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP2, "dsp2_sel", dsp2_parents,
  603. 0x40, 0x44, 0x48, 24, 4, 31, 0x004, 11),
  604. /* CLK_CFG_3 */
  605. MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP3, "dsp3_sel", dsp3_parents,
  606. 0x50, 0x54, 0x58, 0, 4, 7, 0x004, 12),
  607. MUX_GATE_CLR_SET_UPD(CLK_TOP_IPU_IF, "ipu_if_sel", ipu_if_parents,
  608. 0x50, 0x54, 0x58, 8, 4, 15, 0x004, 13),
  609. MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG, "mfg_sel", mfg_parents,
  610. 0x50, 0x54, 0x58, 16, 2, 23, 0x004, 14),
  611. MUX_GATE_CLR_SET_UPD(CLK_TOP_F52M_MFG, "f52m_mfg_sel",
  612. f52m_mfg_parents, 0x50, 0x54, 0x58,
  613. 24, 2, 31, 0x004, 15),
  614. /* CLK_CFG_4 */
  615. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG, "camtg_sel", camtg_parents,
  616. 0x60, 0x64, 0x68, 0, 3, 7, 0x004, 16),
  617. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG2, "camtg2_sel", camtg2_parents,
  618. 0x60, 0x64, 0x68, 8, 3, 15, 0x004, 17),
  619. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG3, "camtg3_sel", camtg3_parents,
  620. 0x60, 0x64, 0x68, 16, 3, 23, 0x004, 18),
  621. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG4, "camtg4_sel", camtg4_parents,
  622. 0x60, 0x64, 0x68, 24, 3, 31, 0x004, 19),
  623. /* CLK_CFG_5 */
  624. MUX_GATE_CLR_SET_UPD(CLK_TOP_UART, "uart_sel", uart_parents,
  625. 0x70, 0x74, 0x78, 0, 1, 7, 0x004, 20),
  626. MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI, "spi_sel", spi_parents,
  627. 0x70, 0x74, 0x78, 8, 2, 15, 0x004, 21),
  628. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK, "msdc50_hclk_sel",
  629. msdc50_hclk_parents, 0x70, 0x74, 0x78,
  630. 16, 2, 23, 0x004, 22),
  631. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0, "msdc50_0_sel",
  632. msdc50_0_parents, 0x70, 0x74, 0x78,
  633. 24, 3, 31, 0x004, 23),
  634. /* CLK_CFG_6 */
  635. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1, "msdc30_1_sel",
  636. msdc30_1_parents, 0x80, 0x84, 0x88,
  637. 0, 3, 7, 0x004, 24),
  638. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD, "audio_sel", audio_parents,
  639. 0x80, 0x84, 0x88, 8, 2, 15, 0x004, 25),
  640. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS, "aud_intbus_sel",
  641. aud_intbus_parents, 0x80, 0x84, 0x88,
  642. 16, 2, 23, 0x004, 26),
  643. MUX_GATE_CLR_SET_UPD(CLK_TOP_FPWRAP_ULPOSC, "fpwrap_ulposc_sel",
  644. fpwrap_ulposc_parents, 0x80, 0x84, 0x88,
  645. 24, 3, 31, 0x004, 27),
  646. /* CLK_CFG_7 */
  647. MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB, "atb_sel", atb_parents,
  648. 0x90, 0x94, 0x98, 0, 2, 7, 0x004, 28),
  649. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SSPM, "sspm_sel", sspm_parents,
  650. 0x90, 0x94, 0x98, 8, 3, 15,
  651. 0x004, 29, CLK_IS_CRITICAL),
  652. MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI0, "dpi0_sel", dpi0_parents,
  653. 0x90, 0x94, 0x98, 16, 3, 23, 0x004, 30),
  654. MUX_GATE_CLR_SET_UPD(CLK_TOP_SCAM, "scam_sel", scam_parents,
  655. 0x90, 0x94, 0x98, 24, 1, 31, 0x004, 0),
  656. /* CLK_CFG_8 */
  657. MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM, "disppwm_sel",
  658. disppwm_parents, 0xa0, 0xa4, 0xa8,
  659. 0, 3, 7, 0x008, 1),
  660. MUX_GATE_CLR_SET_UPD(CLK_TOP_USB_TOP, "usb_top_sel",
  661. usb_top_parents, 0xa0, 0xa4, 0xa8,
  662. 8, 2, 15, 0x008, 2),
  663. MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_TOP_XHCI, "ssusb_top_xhci_sel",
  664. ssusb_top_xhci_parents, 0xa0, 0xa4, 0xa8,
  665. 16, 2, 23, 0x008, 3),
  666. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SPM, "spm_sel", spm_parents,
  667. 0xa0, 0xa4, 0xa8, 24, 2, 31,
  668. 0x008, 4, CLK_IS_CRITICAL),
  669. /* CLK_CFG_9 */
  670. MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C, "i2c_sel", i2c_parents,
  671. 0xb0, 0xb4, 0xb8, 0, 2, 7, 0x008, 5),
  672. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF, "seninf_sel", seninf_parents,
  673. 0xb0, 0xb4, 0xb8, 8, 2, 15, 0x008, 6),
  674. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "seninf1_sel",
  675. seninf1_parents, 0xb0, 0xb4, 0xb8,
  676. 16, 2, 23, 0x008, 7),
  677. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF2, "seninf2_sel",
  678. seninf2_parents, 0xb0, 0xb4, 0xb8,
  679. 24, 2, 31, 0x008, 8),
  680. /* CLK_CFG_10 */
  681. MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC, "dxcc_sel", dxcc_parents,
  682. 0xc0, 0xc4, 0xc8, 0, 2, 7, 0x008, 9),
  683. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENG1, "aud_eng1_sel",
  684. aud_engen1_parents, 0xc0, 0xc4, 0xc8,
  685. 8, 2, 15, 0x008, 10),
  686. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENG2, "aud_eng2_sel",
  687. aud_engen2_parents, 0xc0, 0xc4, 0xc8,
  688. 16, 2, 23, 0x008, 11),
  689. MUX_GATE_CLR_SET_UPD(CLK_TOP_FAES_UFSFDE, "faes_ufsfde_sel",
  690. faes_ufsfde_parents, 0xc0, 0xc4, 0xc8,
  691. 24, 3, 31,
  692. 0x008, 12),
  693. /* CLK_CFG_11 */
  694. MUX_GATE_CLR_SET_UPD(CLK_TOP_FUFS, "fufs_sel", fufs_parents,
  695. 0xd0, 0xd4, 0xd8, 0, 2, 7, 0x008, 13),
  696. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1, "aud_1_sel", aud_1_parents,
  697. 0xd0, 0xd4, 0xd8, 8, 1, 15, 0x008, 14),
  698. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_2, "aud_2_sel", aud_2_parents,
  699. 0xd0, 0xd4, 0xd8, 16, 1, 23, 0x008, 15),
  700. MUX_GATE_CLR_SET_UPD(CLK_TOP_ADSP, "adsp_sel", adsp_parents,
  701. 0xd0, 0xd4, 0xd8, 24, 3, 31, 0x008, 16),
  702. /* CLK_CFG_12 */
  703. MUX_GATE_CLR_SET_UPD(CLK_TOP_DPMAIF, "dpmaif_sel", dpmaif_parents,
  704. 0xe0, 0xe4, 0xe8, 0, 3, 7, 0x008, 17),
  705. MUX_GATE_CLR_SET_UPD(CLK_TOP_VENC, "venc_sel", venc_parents,
  706. 0xe0, 0xe4, 0xe8, 8, 4, 15, 0x008, 18),
  707. MUX_GATE_CLR_SET_UPD(CLK_TOP_VDEC, "vdec_sel", vdec_parents,
  708. 0xe0, 0xe4, 0xe8, 16, 4, 23, 0x008, 19),
  709. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM, "camtm_sel", camtm_parents,
  710. 0xe0, 0xe4, 0xe8, 24, 2, 31, 0x004, 20),
  711. /* CLK_CFG_13 */
  712. MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM, "pwm_sel", pwm_parents,
  713. 0xf0, 0xf4, 0xf8, 0, 1, 7, 0x008, 21),
  714. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_H, "audio_h_sel",
  715. audio_h_parents, 0xf0, 0xf4, 0xf8,
  716. 8, 2, 15, 0x008, 22),
  717. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG5, "camtg5_sel", camtg5_parents,
  718. 0xf0, 0xf4, 0xf8, 24, 3, 31, 0x008, 24),
  719. };
  720. static const char * const i2s0_m_ck_parents[] = {
  721. "aud_1_sel",
  722. "aud_2_sel"
  723. };
  724. static const char * const i2s1_m_ck_parents[] = {
  725. "aud_1_sel",
  726. "aud_2_sel"
  727. };
  728. static const char * const i2s2_m_ck_parents[] = {
  729. "aud_1_sel",
  730. "aud_2_sel"
  731. };
  732. static const char * const i2s3_m_ck_parents[] = {
  733. "aud_1_sel",
  734. "aud_2_sel"
  735. };
  736. static const char * const i2s4_m_ck_parents[] = {
  737. "aud_1_sel",
  738. "aud_2_sel"
  739. };
  740. static const char * const i2s5_m_ck_parents[] = {
  741. "aud_1_sel",
  742. "aud_2_sel"
  743. };
  744. static const struct mtk_composite top_aud_muxes[] = {
  745. MUX(CLK_TOP_I2S0_M_SEL, "i2s0_m_ck_sel", i2s0_m_ck_parents,
  746. 0x320, 8, 1),
  747. MUX(CLK_TOP_I2S1_M_SEL, "i2s1_m_ck_sel", i2s1_m_ck_parents,
  748. 0x320, 9, 1),
  749. MUX(CLK_TOP_I2S2_M_SEL, "i2s2_m_ck_sel", i2s2_m_ck_parents,
  750. 0x320, 10, 1),
  751. MUX(CLK_TOP_I2S3_M_SEL, "i2s3_m_ck_sel", i2s3_m_ck_parents,
  752. 0x320, 11, 1),
  753. MUX(CLK_TOP_I2S4_M_SEL, "i2s4_m_ck_sel", i2s4_m_ck_parents,
  754. 0x320, 12, 1),
  755. MUX(CLK_TOP_I2S5_M_SEL, "i2s5_m_ck_sel", i2s5_m_ck_parents,
  756. 0x328, 20, 1),
  757. };
  758. static struct mtk_composite top_aud_divs[] = {
  759. DIV_GATE(CLK_TOP_APLL12_DIV0, "apll12_div0", "i2s0_m_ck_sel",
  760. 0x320, 2, 0x324, 8, 0),
  761. DIV_GATE(CLK_TOP_APLL12_DIV1, "apll12_div1", "i2s1_m_ck_sel",
  762. 0x320, 3, 0x324, 8, 8),
  763. DIV_GATE(CLK_TOP_APLL12_DIV2, "apll12_div2", "i2s2_m_ck_sel",
  764. 0x320, 4, 0x324, 8, 16),
  765. DIV_GATE(CLK_TOP_APLL12_DIV3, "apll12_div3", "i2s3_m_ck_sel",
  766. 0x320, 5, 0x324, 8, 24),
  767. DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "i2s4_m_ck_sel",
  768. 0x320, 6, 0x328, 8, 0),
  769. DIV_GATE(CLK_TOP_APLL12_DIVB, "apll12_divb", "apll12_div4",
  770. 0x320, 7, 0x328, 8, 8),
  771. DIV_GATE(CLK_TOP_APLL12_DIV5, "apll12_div5", "i2s5_m_ck_sel",
  772. 0x328, 16, 0x328, 4, 28),
  773. };
  774. static const struct mtk_gate_regs infra0_cg_regs = {
  775. .set_ofs = 0x80,
  776. .clr_ofs = 0x84,
  777. .sta_ofs = 0x90,
  778. };
  779. static const struct mtk_gate_regs infra1_cg_regs = {
  780. .set_ofs = 0x88,
  781. .clr_ofs = 0x8c,
  782. .sta_ofs = 0x94,
  783. };
  784. static const struct mtk_gate_regs infra2_cg_regs = {
  785. .set_ofs = 0xa4,
  786. .clr_ofs = 0xa8,
  787. .sta_ofs = 0xac,
  788. };
  789. static const struct mtk_gate_regs infra3_cg_regs = {
  790. .set_ofs = 0xc0,
  791. .clr_ofs = 0xc4,
  792. .sta_ofs = 0xc8,
  793. };
  794. #define GATE_INFRA0(_id, _name, _parent, _shift) \
  795. GATE_MTK(_id, _name, _parent, &infra0_cg_regs, _shift, \
  796. &mtk_clk_gate_ops_setclr)
  797. #define GATE_INFRA1(_id, _name, _parent, _shift) \
  798. GATE_MTK(_id, _name, _parent, &infra1_cg_regs, _shift, \
  799. &mtk_clk_gate_ops_setclr)
  800. #define GATE_INFRA2(_id, _name, _parent, _shift) \
  801. GATE_MTK(_id, _name, _parent, &infra2_cg_regs, _shift, \
  802. &mtk_clk_gate_ops_setclr)
  803. #define GATE_INFRA3(_id, _name, _parent, _shift) \
  804. GATE_MTK(_id, _name, _parent, &infra3_cg_regs, _shift, \
  805. &mtk_clk_gate_ops_setclr)
  806. static const struct mtk_gate infra_clks[] = {
  807. /* INFRA0 */
  808. GATE_INFRA0(CLK_INFRA_PMIC_TMR, "infra_pmic_tmr",
  809. "axi_sel", 0),
  810. GATE_INFRA0(CLK_INFRA_PMIC_AP, "infra_pmic_ap",
  811. "axi_sel", 1),
  812. GATE_INFRA0(CLK_INFRA_PMIC_MD, "infra_pmic_md",
  813. "axi_sel", 2),
  814. GATE_INFRA0(CLK_INFRA_PMIC_CONN, "infra_pmic_conn",
  815. "axi_sel", 3),
  816. GATE_INFRA0(CLK_INFRA_SCPSYS, "infra_scp",
  817. "axi_sel", 4),
  818. GATE_INFRA0(CLK_INFRA_SEJ, "infra_sej",
  819. "f_f26m_ck", 5),
  820. GATE_INFRA0(CLK_INFRA_APXGPT, "infra_apxgpt",
  821. "axi_sel", 6),
  822. GATE_INFRA0(CLK_INFRA_ICUSB, "infra_icusb",
  823. "axi_sel", 8),
  824. GATE_INFRA0(CLK_INFRA_GCE, "infra_gce",
  825. "axi_sel", 9),
  826. GATE_INFRA0(CLK_INFRA_THERM, "infra_therm",
  827. "axi_sel", 10),
  828. GATE_INFRA0(CLK_INFRA_I2C0, "infra_i2c0",
  829. "i2c_sel", 11),
  830. GATE_INFRA0(CLK_INFRA_I2C1, "infra_i2c1",
  831. "i2c_sel", 12),
  832. GATE_INFRA0(CLK_INFRA_I2C2, "infra_i2c2",
  833. "i2c_sel", 13),
  834. GATE_INFRA0(CLK_INFRA_I2C3, "infra_i2c3",
  835. "i2c_sel", 14),
  836. GATE_INFRA0(CLK_INFRA_PWM_HCLK, "infra_pwm_hclk",
  837. "pwm_sel", 15),
  838. GATE_INFRA0(CLK_INFRA_PWM1, "infra_pwm1",
  839. "pwm_sel", 16),
  840. GATE_INFRA0(CLK_INFRA_PWM2, "infra_pwm2",
  841. "pwm_sel", 17),
  842. GATE_INFRA0(CLK_INFRA_PWM3, "infra_pwm3",
  843. "pwm_sel", 18),
  844. GATE_INFRA0(CLK_INFRA_PWM4, "infra_pwm4",
  845. "pwm_sel", 19),
  846. GATE_INFRA0(CLK_INFRA_PWM, "infra_pwm",
  847. "pwm_sel", 21),
  848. GATE_INFRA0(CLK_INFRA_UART0, "infra_uart0",
  849. "uart_sel", 22),
  850. GATE_INFRA0(CLK_INFRA_UART1, "infra_uart1",
  851. "uart_sel", 23),
  852. GATE_INFRA0(CLK_INFRA_UART2, "infra_uart2",
  853. "uart_sel", 24),
  854. GATE_INFRA0(CLK_INFRA_UART3, "infra_uart3",
  855. "uart_sel", 25),
  856. GATE_INFRA0(CLK_INFRA_GCE_26M, "infra_gce_26m",
  857. "axi_sel", 27),
  858. GATE_INFRA0(CLK_INFRA_CQ_DMA_FPC, "infra_cqdma_fpc",
  859. "axi_sel", 28),
  860. GATE_INFRA0(CLK_INFRA_BTIF, "infra_btif",
  861. "axi_sel", 31),
  862. /* INFRA1 */
  863. GATE_INFRA1(CLK_INFRA_SPI0, "infra_spi0",
  864. "spi_sel", 1),
  865. GATE_INFRA1(CLK_INFRA_MSDC0, "infra_msdc0",
  866. "msdc50_hclk_sel", 2),
  867. GATE_INFRA1(CLK_INFRA_MSDC1, "infra_msdc1",
  868. "axi_sel", 4),
  869. GATE_INFRA1(CLK_INFRA_MSDC2, "infra_msdc2",
  870. "axi_sel", 5),
  871. GATE_INFRA1(CLK_INFRA_MSDC0_SCK, "infra_msdc0_sck",
  872. "msdc50_0_sel", 6),
  873. GATE_INFRA1(CLK_INFRA_DVFSRC, "infra_dvfsrc",
  874. "f_f26m_ck", 7),
  875. GATE_INFRA1(CLK_INFRA_GCPU, "infra_gcpu",
  876. "axi_sel", 8),
  877. GATE_INFRA1(CLK_INFRA_TRNG, "infra_trng",
  878. "axi_sel", 9),
  879. GATE_INFRA1(CLK_INFRA_AUXADC, "infra_auxadc",
  880. "f_f26m_ck", 10),
  881. GATE_INFRA1(CLK_INFRA_CPUM, "infra_cpum",
  882. "axi_sel", 11),
  883. GATE_INFRA1(CLK_INFRA_CCIF1_AP, "infra_ccif1_ap",
  884. "axi_sel", 12),
  885. GATE_INFRA1(CLK_INFRA_CCIF1_MD, "infra_ccif1_md",
  886. "axi_sel", 13),
  887. GATE_INFRA1(CLK_INFRA_AUXADC_MD, "infra_auxadc_md",
  888. "f_f26m_ck", 14),
  889. GATE_INFRA1(CLK_INFRA_MSDC1_SCK, "infra_msdc1_sck",
  890. "msdc30_1_sel", 16),
  891. GATE_INFRA1(CLK_INFRA_MSDC2_SCK, "infra_msdc2_sck",
  892. "msdc30_2_sel", 17),
  893. GATE_INFRA1(CLK_INFRA_AP_DMA, "infra_apdma",
  894. "axi_sel", 18),
  895. GATE_INFRA1(CLK_INFRA_XIU, "infra_xiu",
  896. "axi_sel", 19),
  897. GATE_INFRA1(CLK_INFRA_DEVICE_APC, "infra_device_apc",
  898. "axi_sel", 20),
  899. GATE_INFRA1(CLK_INFRA_CCIF_AP, "infra_ccif_ap",
  900. "axi_sel", 23),
  901. GATE_INFRA1(CLK_INFRA_DEBUGSYS, "infra_debugsys",
  902. "axi_sel", 24),
  903. GATE_INFRA1(CLK_INFRA_AUD, "infra_audio",
  904. "axi_sel", 25),
  905. GATE_INFRA1(CLK_INFRA_CCIF_MD, "infra_ccif_md",
  906. "axi_sel", 26),
  907. GATE_INFRA1(CLK_INFRA_DXCC_SEC_CORE, "infra_dxcc_sec_core",
  908. "dxcc_sel", 27),
  909. GATE_INFRA1(CLK_INFRA_DXCC_AO, "infra_dxcc_ao",
  910. "dxcc_sel", 28),
  911. GATE_INFRA1(CLK_INFRA_DEVMPU_BCLK, "infra_devmpu_bclk",
  912. "axi_sel", 30),
  913. GATE_INFRA1(CLK_INFRA_DRAMC_F26M, "infra_dramc_f26m",
  914. "f_f26m_ck", 31),
  915. /* INFRA2 */
  916. GATE_INFRA2(CLK_INFRA_IRTX, "infra_irtx",
  917. "f_f26m_ck", 0),
  918. GATE_INFRA2(CLK_INFRA_USB, "infra_usb",
  919. "usb_top_sel", 1),
  920. GATE_INFRA2(CLK_INFRA_DISP_PWM, "infra_disppwm",
  921. "axi_sel", 2),
  922. GATE_INFRA2(CLK_INFRA_AUD_26M_BCLK,
  923. "infracfg_ao_audio_26m_bclk", "f_f26m_ck", 4),
  924. GATE_INFRA2(CLK_INFRA_SPI1, "infra_spi1",
  925. "spi_sel", 6),
  926. GATE_INFRA2(CLK_INFRA_I2C4, "infra_i2c4",
  927. "i2c_sel", 7),
  928. GATE_INFRA2(CLK_INFRA_MODEM_TEMP_SHARE, "infra_md_tmp_share",
  929. "f_f26m_ck", 8),
  930. GATE_INFRA2(CLK_INFRA_SPI2, "infra_spi2",
  931. "spi_sel", 9),
  932. GATE_INFRA2(CLK_INFRA_SPI3, "infra_spi3",
  933. "spi_sel", 10),
  934. GATE_INFRA2(CLK_INFRA_UNIPRO_SCK, "infra_unipro_sck",
  935. "fufs_sel", 11),
  936. GATE_INFRA2(CLK_INFRA_UNIPRO_TICK, "infra_unipro_tick",
  937. "fufs_sel", 12),
  938. GATE_INFRA2(CLK_INFRA_UFS_MP_SAP_BCLK, "infra_ufs_mp_sap_bck",
  939. "fufs_sel", 13),
  940. GATE_INFRA2(CLK_INFRA_MD32_BCLK, "infra_md32_bclk",
  941. "axi_sel", 14),
  942. GATE_INFRA2(CLK_INFRA_UNIPRO_MBIST, "infra_unipro_mbist",
  943. "axi_sel", 16),
  944. GATE_INFRA2(CLK_INFRA_SSPM_BUS_HCLK, "infra_sspm_bus_hclk",
  945. "axi_sel", 17),
  946. GATE_INFRA2(CLK_INFRA_I2C5, "infra_i2c5",
  947. "i2c_sel", 18),
  948. GATE_INFRA2(CLK_INFRA_I2C5_ARBITER, "infra_i2c5_arbiter",
  949. "i2c_sel", 19),
  950. GATE_INFRA2(CLK_INFRA_I2C5_IMM, "infra_i2c5_imm",
  951. "i2c_sel", 20),
  952. GATE_INFRA2(CLK_INFRA_I2C1_ARBITER, "infra_i2c1_arbiter",
  953. "i2c_sel", 21),
  954. GATE_INFRA2(CLK_INFRA_I2C1_IMM, "infra_i2c1_imm",
  955. "i2c_sel", 22),
  956. GATE_INFRA2(CLK_INFRA_I2C2_ARBITER, "infra_i2c2_arbiter",
  957. "i2c_sel", 23),
  958. GATE_INFRA2(CLK_INFRA_I2C2_IMM, "infra_i2c2_imm",
  959. "i2c_sel", 24),
  960. GATE_INFRA2(CLK_INFRA_SPI4, "infra_spi4",
  961. "spi_sel", 25),
  962. GATE_INFRA2(CLK_INFRA_SPI5, "infra_spi5",
  963. "spi_sel", 26),
  964. GATE_INFRA2(CLK_INFRA_CQ_DMA, "infra_cqdma",
  965. "axi_sel", 27),
  966. GATE_INFRA2(CLK_INFRA_UFS, "infra_ufs",
  967. "fufs_sel", 28),
  968. GATE_INFRA2(CLK_INFRA_AES_UFSFDE, "infra_aes_ufsfde",
  969. "faes_ufsfde_sel", 29),
  970. GATE_INFRA2(CLK_INFRA_UFS_TICK, "infra_ufs_tick",
  971. "fufs_sel", 30),
  972. GATE_INFRA2(CLK_INFRA_SSUSB_XHCI, "infra_ssusb_xhci",
  973. "ssusb_top_xhci_sel", 31),
  974. /* INFRA3 */
  975. GATE_INFRA3(CLK_INFRA_MSDC0_SELF, "infra_msdc0_self",
  976. "msdc50_0_sel", 0),
  977. GATE_INFRA3(CLK_INFRA_MSDC1_SELF, "infra_msdc1_self",
  978. "msdc50_0_sel", 1),
  979. GATE_INFRA3(CLK_INFRA_MSDC2_SELF, "infra_msdc2_self",
  980. "msdc50_0_sel", 2),
  981. GATE_INFRA3(CLK_INFRA_SSPM_26M_SELF, "infra_sspm_26m_self",
  982. "f_f26m_ck", 3),
  983. GATE_INFRA3(CLK_INFRA_SSPM_32K_SELF, "infra_sspm_32k_self",
  984. "f_f26m_ck", 4),
  985. GATE_INFRA3(CLK_INFRA_UFS_AXI, "infra_ufs_axi",
  986. "axi_sel", 5),
  987. GATE_INFRA3(CLK_INFRA_I2C6, "infra_i2c6",
  988. "i2c_sel", 6),
  989. GATE_INFRA3(CLK_INFRA_AP_MSDC0, "infra_ap_msdc0",
  990. "msdc50_hclk_sel", 7),
  991. GATE_INFRA3(CLK_INFRA_MD_MSDC0, "infra_md_msdc0",
  992. "msdc50_hclk_sel", 8),
  993. GATE_INFRA3(CLK_INFRA_CCIF2_AP, "infra_ccif2_ap",
  994. "axi_sel", 16),
  995. GATE_INFRA3(CLK_INFRA_CCIF2_MD, "infra_ccif2_md",
  996. "axi_sel", 17),
  997. GATE_INFRA3(CLK_INFRA_CCIF3_AP, "infra_ccif3_ap",
  998. "axi_sel", 18),
  999. GATE_INFRA3(CLK_INFRA_CCIF3_MD, "infra_ccif3_md",
  1000. "axi_sel", 19),
  1001. GATE_INFRA3(CLK_INFRA_SEJ_F13M, "infra_sej_f13m",
  1002. "f_f26m_ck", 20),
  1003. GATE_INFRA3(CLK_INFRA_AES_BCLK, "infra_aes_bclk",
  1004. "axi_sel", 21),
  1005. GATE_INFRA3(CLK_INFRA_I2C7, "infra_i2c7",
  1006. "i2c_sel", 22),
  1007. GATE_INFRA3(CLK_INFRA_I2C8, "infra_i2c8",
  1008. "i2c_sel", 23),
  1009. GATE_INFRA3(CLK_INFRA_FBIST2FPC, "infra_fbist2fpc",
  1010. "msdc50_0_sel", 24),
  1011. GATE_INFRA3(CLK_INFRA_DPMAIF_CK, "infra_dpmaif",
  1012. "dpmaif_sel", 26),
  1013. GATE_INFRA3(CLK_INFRA_FADSP, "infra_fadsp",
  1014. "adsp_sel", 27),
  1015. GATE_INFRA3(CLK_INFRA_CCIF4_AP, "infra_ccif4_ap",
  1016. "axi_sel", 28),
  1017. GATE_INFRA3(CLK_INFRA_CCIF4_MD, "infra_ccif4_md",
  1018. "axi_sel", 29),
  1019. GATE_INFRA3(CLK_INFRA_SPI6, "infra_spi6",
  1020. "spi_sel", 30),
  1021. GATE_INFRA3(CLK_INFRA_SPI7, "infra_spi7",
  1022. "spi_sel", 31),
  1023. };
  1024. static const struct mtk_gate_regs apmixed_cg_regs = {
  1025. .set_ofs = 0x20,
  1026. .clr_ofs = 0x20,
  1027. .sta_ofs = 0x20,
  1028. };
  1029. #define GATE_APMIXED_FLAGS(_id, _name, _parent, _shift, _flags) \
  1030. GATE_MTK_FLAGS(_id, _name, _parent, &apmixed_cg_regs, \
  1031. _shift, &mtk_clk_gate_ops_no_setclr_inv, _flags)
  1032. #define GATE_APMIXED(_id, _name, _parent, _shift) \
  1033. GATE_APMIXED_FLAGS(_id, _name, _parent, _shift, 0)
  1034. /*
  1035. * CRITICAL CLOCK:
  1036. * apmixed_appll26m is the toppest clock gate of all PLLs.
  1037. */
  1038. static const struct mtk_gate apmixed_clks[] = {
  1039. GATE_APMIXED(CLK_APMIXED_SSUSB26M, "apmixed_ssusb26m",
  1040. "f_f26m_ck", 4),
  1041. GATE_APMIXED_FLAGS(CLK_APMIXED_APPLL26M, "apmixed_appll26m",
  1042. "f_f26m_ck", 5, CLK_IS_CRITICAL),
  1043. GATE_APMIXED(CLK_APMIXED_MIPIC0_26M, "apmixed_mipic026m",
  1044. "f_f26m_ck", 6),
  1045. GATE_APMIXED(CLK_APMIXED_MDPLLGP26M, "apmixed_mdpll26m",
  1046. "f_f26m_ck", 7),
  1047. GATE_APMIXED(CLK_APMIXED_MM_F26M, "apmixed_mmsys26m",
  1048. "f_f26m_ck", 8),
  1049. GATE_APMIXED(CLK_APMIXED_UFS26M, "apmixed_ufs26m",
  1050. "f_f26m_ck", 9),
  1051. GATE_APMIXED(CLK_APMIXED_MIPIC1_26M, "apmixed_mipic126m",
  1052. "f_f26m_ck", 11),
  1053. GATE_APMIXED(CLK_APMIXED_MEMPLL26M, "apmixed_mempll26m",
  1054. "f_f26m_ck", 13),
  1055. GATE_APMIXED(CLK_APMIXED_CLKSQ_LVPLL_26M, "apmixed_lvpll26m",
  1056. "f_f26m_ck", 14),
  1057. GATE_APMIXED(CLK_APMIXED_MIPID0_26M, "apmixed_mipid026m",
  1058. "f_f26m_ck", 16),
  1059. GATE_APMIXED(CLK_APMIXED_MIPID1_26M, "apmixed_mipid126m",
  1060. "f_f26m_ck", 17),
  1061. };
  1062. #define MT6779_PLL_FMAX (3800UL * MHZ)
  1063. #define MT6779_PLL_FMIN (1500UL * MHZ)
  1064. #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
  1065. _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
  1066. _pd_shift, _tuner_reg, _tuner_en_reg, \
  1067. _tuner_en_bit, _pcw_reg, _pcw_shift, \
  1068. _pcw_chg_reg, _div_table) { \
  1069. .id = _id, \
  1070. .name = _name, \
  1071. .reg = _reg, \
  1072. .pwr_reg = _pwr_reg, \
  1073. .en_mask = _en_mask, \
  1074. .flags = _flags, \
  1075. .rst_bar_mask = _rst_bar_mask, \
  1076. .fmax = MT6779_PLL_FMAX, \
  1077. .fmin = MT6779_PLL_FMIN, \
  1078. .pcwbits = _pcwbits, \
  1079. .pcwibits = _pcwibits, \
  1080. .pd_reg = _pd_reg, \
  1081. .pd_shift = _pd_shift, \
  1082. .tuner_reg = _tuner_reg, \
  1083. .tuner_en_reg = _tuner_en_reg, \
  1084. .tuner_en_bit = _tuner_en_bit, \
  1085. .pcw_reg = _pcw_reg, \
  1086. .pcw_shift = _pcw_shift, \
  1087. .pcw_chg_reg = _pcw_chg_reg, \
  1088. .div_table = _div_table, \
  1089. }
  1090. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
  1091. _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
  1092. _pd_shift, _tuner_reg, _tuner_en_reg, \
  1093. _tuner_en_bit, _pcw_reg, _pcw_shift, \
  1094. _pcw_chg_reg) \
  1095. PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
  1096. _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
  1097. _pd_shift, _tuner_reg, _tuner_en_reg, \
  1098. _tuner_en_bit, _pcw_reg, _pcw_shift, \
  1099. _pcw_chg_reg, NULL)
  1100. static const struct mtk_pll_data plls[] = {
  1101. PLL(CLK_APMIXED_ARMPLL_LL, "armpll_ll", 0x0200, 0x020C, 0,
  1102. PLL_AO, 0, 22, 8, 0x0204, 24, 0, 0, 0, 0x0204, 0, 0),
  1103. PLL(CLK_APMIXED_ARMPLL_BL, "armpll_bl", 0x0210, 0x021C, 0,
  1104. PLL_AO, 0, 22, 8, 0x0214, 24, 0, 0, 0, 0x0214, 0, 0),
  1105. PLL(CLK_APMIXED_CCIPLL, "ccipll", 0x02A0, 0x02AC, 0,
  1106. PLL_AO, 0, 22, 8, 0x02A4, 24, 0, 0, 0, 0x02A4, 0, 0),
  1107. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0230, 0x023C, 0,
  1108. (HAVE_RST_BAR), BIT(24), 22, 8, 0x0234, 24, 0, 0, 0,
  1109. 0x0234, 0, 0),
  1110. PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0240, 0x024C, 0,
  1111. (HAVE_RST_BAR), BIT(24), 22, 8, 0x0244, 24,
  1112. 0, 0, 0, 0x0244, 0, 0),
  1113. PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x0250, 0x025C, 0,
  1114. 0, 0, 22, 8, 0x0254, 24, 0, 0, 0, 0x0254, 0, 0),
  1115. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0260, 0x026C, 0,
  1116. 0, 0, 22, 8, 0x0264, 24, 0, 0, 0, 0x0264, 0, 0),
  1117. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0270, 0x027C, 0,
  1118. 0, 0, 22, 8, 0x0274, 24, 0, 0, 0, 0x0274, 0, 0),
  1119. PLL(CLK_APMIXED_ADSPPLL, "adsppll", 0x02b0, 0x02bC, 0,
  1120. (HAVE_RST_BAR), BIT(23), 22, 8, 0x02b4, 24,
  1121. 0, 0, 0, 0x02b4, 0, 0),
  1122. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0280, 0x028C, 0,
  1123. (HAVE_RST_BAR), BIT(23), 22, 8, 0x0284, 24,
  1124. 0, 0, 0, 0x0284, 0, 0),
  1125. PLL(CLK_APMIXED_APLL1, "apll1", 0x02C0, 0x02D0, 0,
  1126. 0, 0, 32, 8, 0x02C0, 1, 0, 0x14, 0, 0x02C4, 0, 0x2C0),
  1127. PLL(CLK_APMIXED_APLL2, "apll2", 0x02D4, 0x02E4, 0,
  1128. 0, 0, 32, 8, 0x02D4, 1, 0, 0x14, 1, 0x02D8, 0, 0x02D4),
  1129. };
  1130. static int clk_mt6779_apmixed_probe(struct platform_device *pdev)
  1131. {
  1132. struct clk_hw_onecell_data *clk_data;
  1133. struct device_node *node = pdev->dev.of_node;
  1134. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  1135. if (!clk_data)
  1136. return -ENOMEM;
  1137. mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  1138. mtk_clk_register_gates(node, apmixed_clks,
  1139. ARRAY_SIZE(apmixed_clks), clk_data);
  1140. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  1141. }
  1142. static int clk_mt6779_top_probe(struct platform_device *pdev)
  1143. {
  1144. void __iomem *base;
  1145. struct clk_hw_onecell_data *clk_data;
  1146. struct device_node *node = pdev->dev.of_node;
  1147. base = devm_platform_ioremap_resource(pdev, 0);
  1148. if (IS_ERR(base))
  1149. return PTR_ERR(base);
  1150. clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  1151. if (!clk_data)
  1152. return -ENOMEM;
  1153. mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
  1154. clk_data);
  1155. mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  1156. mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes),
  1157. node, &mt6779_clk_lock, clk_data);
  1158. mtk_clk_register_composites(top_aud_muxes, ARRAY_SIZE(top_aud_muxes),
  1159. base, &mt6779_clk_lock, clk_data);
  1160. mtk_clk_register_composites(top_aud_divs, ARRAY_SIZE(top_aud_divs),
  1161. base, &mt6779_clk_lock, clk_data);
  1162. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  1163. }
  1164. static int clk_mt6779_infra_probe(struct platform_device *pdev)
  1165. {
  1166. struct clk_hw_onecell_data *clk_data;
  1167. struct device_node *node = pdev->dev.of_node;
  1168. clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
  1169. mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
  1170. clk_data);
  1171. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  1172. }
  1173. static const struct of_device_id of_match_clk_mt6779[] = {
  1174. {
  1175. .compatible = "mediatek,mt6779-apmixed",
  1176. .data = clk_mt6779_apmixed_probe,
  1177. }, {
  1178. .compatible = "mediatek,mt6779-topckgen",
  1179. .data = clk_mt6779_top_probe,
  1180. }, {
  1181. .compatible = "mediatek,mt6779-infracfg_ao",
  1182. .data = clk_mt6779_infra_probe,
  1183. }, {
  1184. /* sentinel */
  1185. }
  1186. };
  1187. static int clk_mt6779_probe(struct platform_device *pdev)
  1188. {
  1189. int (*clk_probe)(struct platform_device *pdev);
  1190. int r;
  1191. clk_probe = of_device_get_match_data(&pdev->dev);
  1192. if (!clk_probe)
  1193. return -EINVAL;
  1194. r = clk_probe(pdev);
  1195. if (r)
  1196. dev_err(&pdev->dev,
  1197. "could not register clock provider: %s: %d\n",
  1198. pdev->name, r);
  1199. return r;
  1200. }
  1201. static struct platform_driver clk_mt6779_drv = {
  1202. .probe = clk_mt6779_probe,
  1203. .driver = {
  1204. .name = "clk-mt6779",
  1205. .of_match_table = of_match_clk_mt6779,
  1206. },
  1207. };
  1208. static int __init clk_mt6779_init(void)
  1209. {
  1210. return platform_driver_register(&clk_mt6779_drv);
  1211. }
  1212. arch_initcall(clk_mt6779_init);
  1213. MODULE_LICENSE("GPL");