clk-mt2701-aud.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018 MediaTek Inc.
  4. * Author: Ryder Lee <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/of.h>
  8. #include <linux/of_address.h>
  9. #include <linux/of_device.h>
  10. #include <linux/platform_device.h>
  11. #include "clk-mtk.h"
  12. #include "clk-gate.h"
  13. #include <dt-bindings/clock/mt2701-clk.h>
  14. #define GATE_AUDIO0(_id, _name, _parent, _shift) \
  15. GATE_MTK(_id, _name, _parent, &audio0_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  16. #define GATE_AUDIO1(_id, _name, _parent, _shift) \
  17. GATE_MTK(_id, _name, _parent, &audio1_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  18. #define GATE_AUDIO2(_id, _name, _parent, _shift) \
  19. GATE_MTK(_id, _name, _parent, &audio2_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  20. #define GATE_AUDIO3(_id, _name, _parent, _shift) \
  21. GATE_MTK(_id, _name, _parent, &audio3_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  22. static const struct mtk_gate_regs audio0_cg_regs = {
  23. .set_ofs = 0x0,
  24. .clr_ofs = 0x0,
  25. .sta_ofs = 0x0,
  26. };
  27. static const struct mtk_gate_regs audio1_cg_regs = {
  28. .set_ofs = 0x10,
  29. .clr_ofs = 0x10,
  30. .sta_ofs = 0x10,
  31. };
  32. static const struct mtk_gate_regs audio2_cg_regs = {
  33. .set_ofs = 0x14,
  34. .clr_ofs = 0x14,
  35. .sta_ofs = 0x14,
  36. };
  37. static const struct mtk_gate_regs audio3_cg_regs = {
  38. .set_ofs = 0x634,
  39. .clr_ofs = 0x634,
  40. .sta_ofs = 0x634,
  41. };
  42. static const struct mtk_gate audio_clks[] = {
  43. /* AUDIO0 */
  44. GATE_AUDIO0(CLK_AUD_AFE, "audio_afe", "aud_intbus_sel", 2),
  45. GATE_AUDIO0(CLK_AUD_HDMI, "audio_hdmi", "audpll_sel", 20),
  46. GATE_AUDIO0(CLK_AUD_SPDF, "audio_spdf", "audpll_sel", 21),
  47. GATE_AUDIO0(CLK_AUD_SPDF2, "audio_spdf2", "audpll_sel", 22),
  48. GATE_AUDIO0(CLK_AUD_APLL, "audio_apll", "audpll_sel", 23),
  49. /* AUDIO1 */
  50. GATE_AUDIO1(CLK_AUD_I2SIN1, "audio_i2sin1", "aud_mux1_sel", 0),
  51. GATE_AUDIO1(CLK_AUD_I2SIN2, "audio_i2sin2", "aud_mux1_sel", 1),
  52. GATE_AUDIO1(CLK_AUD_I2SIN3, "audio_i2sin3", "aud_mux1_sel", 2),
  53. GATE_AUDIO1(CLK_AUD_I2SIN4, "audio_i2sin4", "aud_mux1_sel", 3),
  54. GATE_AUDIO1(CLK_AUD_I2SIN5, "audio_i2sin5", "aud_mux1_sel", 4),
  55. GATE_AUDIO1(CLK_AUD_I2SIN6, "audio_i2sin6", "aud_mux1_sel", 5),
  56. GATE_AUDIO1(CLK_AUD_I2SO1, "audio_i2so1", "aud_mux1_sel", 6),
  57. GATE_AUDIO1(CLK_AUD_I2SO2, "audio_i2so2", "aud_mux1_sel", 7),
  58. GATE_AUDIO1(CLK_AUD_I2SO3, "audio_i2so3", "aud_mux1_sel", 8),
  59. GATE_AUDIO1(CLK_AUD_I2SO4, "audio_i2so4", "aud_mux1_sel", 9),
  60. GATE_AUDIO1(CLK_AUD_I2SO5, "audio_i2so5", "aud_mux1_sel", 10),
  61. GATE_AUDIO1(CLK_AUD_I2SO6, "audio_i2so6", "aud_mux1_sel", 11),
  62. GATE_AUDIO1(CLK_AUD_ASRCI1, "audio_asrci1", "asm_h_sel", 12),
  63. GATE_AUDIO1(CLK_AUD_ASRCI2, "audio_asrci2", "asm_h_sel", 13),
  64. GATE_AUDIO1(CLK_AUD_ASRCO1, "audio_asrco1", "asm_h_sel", 14),
  65. GATE_AUDIO1(CLK_AUD_ASRCO2, "audio_asrco2", "asm_h_sel", 15),
  66. GATE_AUDIO1(CLK_AUD_INTDIR, "audio_intdir", "intdir_sel", 20),
  67. GATE_AUDIO1(CLK_AUD_A1SYS, "audio_a1sys", "aud_mux1_sel", 21),
  68. GATE_AUDIO1(CLK_AUD_A2SYS, "audio_a2sys", "aud_mux2_sel", 22),
  69. GATE_AUDIO1(CLK_AUD_AFE_CONN, "audio_afe_conn", "aud_mux1_sel", 23),
  70. GATE_AUDIO1(CLK_AUD_AFE_MRGIF, "audio_afe_mrgif", "aud_mux1_sel", 25),
  71. /* AUDIO2 */
  72. GATE_AUDIO2(CLK_AUD_MMIF_UL1, "audio_ul1", "aud_mux1_sel", 0),
  73. GATE_AUDIO2(CLK_AUD_MMIF_UL2, "audio_ul2", "aud_mux1_sel", 1),
  74. GATE_AUDIO2(CLK_AUD_MMIF_UL3, "audio_ul3", "aud_mux1_sel", 2),
  75. GATE_AUDIO2(CLK_AUD_MMIF_UL4, "audio_ul4", "aud_mux1_sel", 3),
  76. GATE_AUDIO2(CLK_AUD_MMIF_UL5, "audio_ul5", "aud_mux1_sel", 4),
  77. GATE_AUDIO2(CLK_AUD_MMIF_UL6, "audio_ul6", "aud_mux1_sel", 5),
  78. GATE_AUDIO2(CLK_AUD_MMIF_DL1, "audio_dl1", "aud_mux1_sel", 6),
  79. GATE_AUDIO2(CLK_AUD_MMIF_DL2, "audio_dl2", "aud_mux1_sel", 7),
  80. GATE_AUDIO2(CLK_AUD_MMIF_DL3, "audio_dl3", "aud_mux1_sel", 8),
  81. GATE_AUDIO2(CLK_AUD_MMIF_DL4, "audio_dl4", "aud_mux1_sel", 9),
  82. GATE_AUDIO2(CLK_AUD_MMIF_DL5, "audio_dl5", "aud_mux1_sel", 10),
  83. GATE_AUDIO2(CLK_AUD_MMIF_DL6, "audio_dl6", "aud_mux1_sel", 11),
  84. GATE_AUDIO2(CLK_AUD_MMIF_DLMCH, "audio_dlmch", "aud_mux1_sel", 12),
  85. GATE_AUDIO2(CLK_AUD_MMIF_ARB1, "audio_arb1", "aud_mux1_sel", 13),
  86. GATE_AUDIO2(CLK_AUD_MMIF_AWB1, "audio_awb", "aud_mux1_sel", 14),
  87. GATE_AUDIO2(CLK_AUD_MMIF_AWB2, "audio_awb2", "aud_mux1_sel", 15),
  88. GATE_AUDIO2(CLK_AUD_MMIF_DAI, "audio_dai", "aud_mux1_sel", 16),
  89. /* AUDIO3 */
  90. GATE_AUDIO3(CLK_AUD_ASRCI3, "audio_asrci3", "asm_h_sel", 2),
  91. GATE_AUDIO3(CLK_AUD_ASRCI4, "audio_asrci4", "asm_h_sel", 3),
  92. GATE_AUDIO3(CLK_AUD_ASRCI5, "audio_asrci5", "asm_h_sel", 4),
  93. GATE_AUDIO3(CLK_AUD_ASRCI6, "audio_asrci6", "asm_h_sel", 5),
  94. GATE_AUDIO3(CLK_AUD_ASRCO3, "audio_asrco3", "asm_h_sel", 6),
  95. GATE_AUDIO3(CLK_AUD_ASRCO4, "audio_asrco4", "asm_h_sel", 7),
  96. GATE_AUDIO3(CLK_AUD_ASRCO5, "audio_asrco5", "asm_h_sel", 8),
  97. GATE_AUDIO3(CLK_AUD_ASRCO6, "audio_asrco6", "asm_h_sel", 9),
  98. GATE_AUDIO3(CLK_AUD_MEM_ASRC1, "audio_mem_asrc1", "asm_h_sel", 10),
  99. GATE_AUDIO3(CLK_AUD_MEM_ASRC2, "audio_mem_asrc2", "asm_h_sel", 11),
  100. GATE_AUDIO3(CLK_AUD_MEM_ASRC3, "audio_mem_asrc3", "asm_h_sel", 12),
  101. GATE_AUDIO3(CLK_AUD_MEM_ASRC4, "audio_mem_asrc4", "asm_h_sel", 13),
  102. GATE_AUDIO3(CLK_AUD_MEM_ASRC5, "audio_mem_asrc5", "asm_h_sel", 14),
  103. };
  104. static const struct of_device_id of_match_clk_mt2701_aud[] = {
  105. { .compatible = "mediatek,mt2701-audsys", },
  106. {}
  107. };
  108. static int clk_mt2701_aud_probe(struct platform_device *pdev)
  109. {
  110. struct clk_hw_onecell_data *clk_data;
  111. struct device_node *node = pdev->dev.of_node;
  112. int r;
  113. clk_data = mtk_alloc_clk_data(CLK_AUD_NR);
  114. mtk_clk_register_gates(node, audio_clks, ARRAY_SIZE(audio_clks),
  115. clk_data);
  116. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  117. if (r) {
  118. dev_err(&pdev->dev,
  119. "could not register clock provider: %s: %d\n",
  120. pdev->name, r);
  121. goto err_clk_provider;
  122. }
  123. r = devm_of_platform_populate(&pdev->dev);
  124. if (r)
  125. goto err_plat_populate;
  126. return 0;
  127. err_plat_populate:
  128. of_clk_del_provider(node);
  129. err_clk_provider:
  130. return r;
  131. }
  132. static struct platform_driver clk_mt2701_aud_drv = {
  133. .probe = clk_mt2701_aud_probe,
  134. .driver = {
  135. .name = "clk-mt2701-aud",
  136. .of_match_table = of_match_clk_mt2701_aud,
  137. },
  138. };
  139. builtin_platform_driver(clk_mt2701_aud_drv);