jz4725b-cgu.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Ingenic JZ4725B SoC CGU driver
  4. *
  5. * Copyright (C) 2018 Paul Cercueil
  6. * Author: Paul Cercueil <[email protected]>
  7. */
  8. #include <linux/clk-provider.h>
  9. #include <linux/delay.h>
  10. #include <linux/of.h>
  11. #include <dt-bindings/clock/ingenic,jz4725b-cgu.h>
  12. #include "cgu.h"
  13. #include "pm.h"
  14. /* CGU register offsets */
  15. #define CGU_REG_CPCCR 0x00
  16. #define CGU_REG_LCR 0x04
  17. #define CGU_REG_CPPCR 0x10
  18. #define CGU_REG_CLKGR 0x20
  19. #define CGU_REG_OPCR 0x24
  20. #define CGU_REG_I2SCDR 0x60
  21. #define CGU_REG_LPCDR 0x64
  22. #define CGU_REG_MSCCDR 0x68
  23. #define CGU_REG_SSICDR 0x74
  24. #define CGU_REG_CIMCDR 0x78
  25. /* bits within the LCR register */
  26. #define LCR_SLEEP BIT(0)
  27. static struct ingenic_cgu *cgu;
  28. static const s8 pll_od_encoding[4] = {
  29. 0x0, 0x1, -1, 0x3,
  30. };
  31. static const u8 jz4725b_cgu_cpccr_div_table[] = {
  32. 1, 2, 3, 4, 6, 8,
  33. };
  34. static const u8 jz4725b_cgu_pll_half_div_table[] = {
  35. 2, 1,
  36. };
  37. static const struct ingenic_cgu_clk_info jz4725b_cgu_clocks[] = {
  38. /* External clocks */
  39. [JZ4725B_CLK_EXT] = { "ext", CGU_CLK_EXT },
  40. [JZ4725B_CLK_OSC32K] = { "osc32k", CGU_CLK_EXT },
  41. [JZ4725B_CLK_PLL] = {
  42. "pll", CGU_CLK_PLL,
  43. .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
  44. .pll = {
  45. .reg = CGU_REG_CPPCR,
  46. .rate_multiplier = 1,
  47. .m_shift = 23,
  48. .m_bits = 9,
  49. .m_offset = 2,
  50. .n_shift = 18,
  51. .n_bits = 5,
  52. .n_offset = 2,
  53. .od_shift = 16,
  54. .od_bits = 2,
  55. .od_max = 4,
  56. .od_encoding = pll_od_encoding,
  57. .stable_bit = 10,
  58. .bypass_reg = CGU_REG_CPPCR,
  59. .bypass_bit = 9,
  60. .enable_bit = 8,
  61. },
  62. },
  63. /* Muxes & dividers */
  64. [JZ4725B_CLK_PLL_HALF] = {
  65. "pll half", CGU_CLK_DIV,
  66. .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
  67. .div = {
  68. CGU_REG_CPCCR, 21, 1, 1, -1, -1, -1, 0,
  69. jz4725b_cgu_pll_half_div_table,
  70. },
  71. },
  72. [JZ4725B_CLK_CCLK] = {
  73. "cclk", CGU_CLK_DIV,
  74. /*
  75. * Disabling the CPU clock or any parent clocks will hang the
  76. * system; mark it critical.
  77. */
  78. .flags = CLK_IS_CRITICAL,
  79. .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
  80. .div = {
  81. CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1, 0,
  82. jz4725b_cgu_cpccr_div_table,
  83. },
  84. },
  85. [JZ4725B_CLK_HCLK] = {
  86. "hclk", CGU_CLK_DIV,
  87. .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
  88. .div = {
  89. CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1, 0,
  90. jz4725b_cgu_cpccr_div_table,
  91. },
  92. },
  93. [JZ4725B_CLK_PCLK] = {
  94. "pclk", CGU_CLK_DIV,
  95. .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
  96. .div = {
  97. CGU_REG_CPCCR, 8, 1, 4, 22, -1, -1, 0,
  98. jz4725b_cgu_cpccr_div_table,
  99. },
  100. },
  101. [JZ4725B_CLK_MCLK] = {
  102. "mclk", CGU_CLK_DIV,
  103. /*
  104. * Disabling MCLK or its parents will render DRAM
  105. * inaccessible; mark it critical.
  106. */
  107. .flags = CLK_IS_CRITICAL,
  108. .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
  109. .div = {
  110. CGU_REG_CPCCR, 12, 1, 4, 22, -1, -1, 0,
  111. jz4725b_cgu_cpccr_div_table,
  112. },
  113. },
  114. [JZ4725B_CLK_IPU] = {
  115. "ipu", CGU_CLK_DIV | CGU_CLK_GATE,
  116. .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
  117. .div = {
  118. CGU_REG_CPCCR, 16, 1, 4, 22, -1, -1, 0,
  119. jz4725b_cgu_cpccr_div_table,
  120. },
  121. .gate = { CGU_REG_CLKGR, 13 },
  122. },
  123. [JZ4725B_CLK_LCD] = {
  124. "lcd", CGU_CLK_DIV | CGU_CLK_GATE,
  125. .parents = { JZ4725B_CLK_PLL_HALF, -1, -1, -1 },
  126. .div = { CGU_REG_LPCDR, 0, 1, 11, -1, -1, -1 },
  127. .gate = { CGU_REG_CLKGR, 9 },
  128. },
  129. [JZ4725B_CLK_I2S] = {
  130. "i2s", CGU_CLK_MUX | CGU_CLK_DIV,
  131. .parents = { JZ4725B_CLK_EXT, JZ4725B_CLK_PLL_HALF, -1, -1 },
  132. .mux = { CGU_REG_CPCCR, 31, 1 },
  133. .div = { CGU_REG_I2SCDR, 0, 1, 9, -1, -1, -1 },
  134. },
  135. [JZ4725B_CLK_SPI] = {
  136. "spi", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  137. .parents = { JZ4725B_CLK_EXT, JZ4725B_CLK_PLL, -1, -1 },
  138. .mux = { CGU_REG_SSICDR, 31, 1 },
  139. .div = { CGU_REG_SSICDR, 0, 1, 4, -1, -1, -1 },
  140. .gate = { CGU_REG_CLKGR, 4 },
  141. },
  142. [JZ4725B_CLK_MMC_MUX] = {
  143. "mmc_mux", CGU_CLK_DIV,
  144. .parents = { JZ4725B_CLK_PLL_HALF, -1, -1, -1 },
  145. .div = { CGU_REG_MSCCDR, 0, 1, 5, -1, -1, -1 },
  146. },
  147. [JZ4725B_CLK_UDC] = {
  148. "udc", CGU_CLK_MUX | CGU_CLK_DIV,
  149. .parents = { JZ4725B_CLK_EXT, JZ4725B_CLK_PLL_HALF, -1, -1 },
  150. .mux = { CGU_REG_CPCCR, 29, 1 },
  151. .div = { CGU_REG_CPCCR, 23, 1, 6, -1, -1, -1 },
  152. },
  153. /* Gate-only clocks */
  154. [JZ4725B_CLK_UART] = {
  155. "uart", CGU_CLK_GATE,
  156. .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
  157. .gate = { CGU_REG_CLKGR, 0 },
  158. },
  159. [JZ4725B_CLK_DMA] = {
  160. "dma", CGU_CLK_GATE,
  161. .parents = { JZ4725B_CLK_PCLK, -1, -1, -1 },
  162. .gate = { CGU_REG_CLKGR, 12 },
  163. },
  164. [JZ4725B_CLK_ADC] = {
  165. "adc", CGU_CLK_GATE,
  166. .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
  167. .gate = { CGU_REG_CLKGR, 7 },
  168. },
  169. [JZ4725B_CLK_I2C] = {
  170. "i2c", CGU_CLK_GATE,
  171. .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
  172. .gate = { CGU_REG_CLKGR, 3 },
  173. },
  174. [JZ4725B_CLK_AIC] = {
  175. "aic", CGU_CLK_GATE,
  176. .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
  177. .gate = { CGU_REG_CLKGR, 5 },
  178. },
  179. [JZ4725B_CLK_MMC0] = {
  180. "mmc0", CGU_CLK_GATE,
  181. .parents = { JZ4725B_CLK_MMC_MUX, -1, -1, -1 },
  182. .gate = { CGU_REG_CLKGR, 6 },
  183. },
  184. [JZ4725B_CLK_MMC1] = {
  185. "mmc1", CGU_CLK_GATE,
  186. .parents = { JZ4725B_CLK_MMC_MUX, -1, -1, -1 },
  187. .gate = { CGU_REG_CLKGR, 16 },
  188. },
  189. [JZ4725B_CLK_BCH] = {
  190. "bch", CGU_CLK_GATE,
  191. .parents = { JZ4725B_CLK_MCLK/* not sure */, -1, -1, -1 },
  192. .gate = { CGU_REG_CLKGR, 11 },
  193. },
  194. [JZ4725B_CLK_TCU] = {
  195. "tcu", CGU_CLK_GATE,
  196. .parents = { JZ4725B_CLK_EXT/* not sure */, -1, -1, -1 },
  197. .gate = { CGU_REG_CLKGR, 1 },
  198. },
  199. [JZ4725B_CLK_EXT512] = {
  200. "ext/512", CGU_CLK_FIXDIV,
  201. .parents = { JZ4725B_CLK_EXT },
  202. /* Doc calls it EXT512, but it seems to be /256... */
  203. .fixdiv = { 256 },
  204. },
  205. [JZ4725B_CLK_RTC] = {
  206. "rtc", CGU_CLK_MUX,
  207. .parents = { JZ4725B_CLK_EXT512, JZ4725B_CLK_OSC32K, -1, -1 },
  208. .mux = { CGU_REG_OPCR, 2, 1},
  209. },
  210. [JZ4725B_CLK_UDC_PHY] = {
  211. "udc_phy", CGU_CLK_GATE,
  212. .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
  213. .gate = { CGU_REG_OPCR, 6, true },
  214. },
  215. };
  216. static void __init jz4725b_cgu_init(struct device_node *np)
  217. {
  218. int retval;
  219. cgu = ingenic_cgu_new(jz4725b_cgu_clocks,
  220. ARRAY_SIZE(jz4725b_cgu_clocks), np);
  221. if (!cgu) {
  222. pr_err("%s: failed to initialise CGU\n", __func__);
  223. return;
  224. }
  225. retval = ingenic_cgu_register_clocks(cgu);
  226. if (retval)
  227. pr_err("%s: failed to register CGU Clocks\n", __func__);
  228. ingenic_cgu_register_syscore_ops(cgu);
  229. }
  230. CLK_OF_DECLARE_DRIVER(jz4725b_cgu, "ingenic,jz4725b-cgu", jz4725b_cgu_init);