clk.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Hisilicon clock driver
  4. *
  5. * Copyright (c) 2012-2013 Hisilicon Limited.
  6. * Copyright (c) 2012-2013 Linaro Limited.
  7. *
  8. * Author: Haojian Zhuang <[email protected]>
  9. * Xin Li <[email protected]>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/of.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_device.h>
  19. #include <linux/slab.h>
  20. #include "clk.h"
  21. static DEFINE_SPINLOCK(hisi_clk_lock);
  22. struct hisi_clock_data *hisi_clk_alloc(struct platform_device *pdev,
  23. int nr_clks)
  24. {
  25. struct hisi_clock_data *clk_data;
  26. struct resource *res;
  27. struct clk **clk_table;
  28. clk_data = devm_kmalloc(&pdev->dev, sizeof(*clk_data), GFP_KERNEL);
  29. if (!clk_data)
  30. return NULL;
  31. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  32. if (!res)
  33. return NULL;
  34. clk_data->base = devm_ioremap(&pdev->dev,
  35. res->start, resource_size(res));
  36. if (!clk_data->base)
  37. return NULL;
  38. clk_table = devm_kmalloc_array(&pdev->dev, nr_clks,
  39. sizeof(*clk_table),
  40. GFP_KERNEL);
  41. if (!clk_table)
  42. return NULL;
  43. clk_data->clk_data.clks = clk_table;
  44. clk_data->clk_data.clk_num = nr_clks;
  45. return clk_data;
  46. }
  47. EXPORT_SYMBOL_GPL(hisi_clk_alloc);
  48. struct hisi_clock_data *hisi_clk_init(struct device_node *np,
  49. int nr_clks)
  50. {
  51. struct hisi_clock_data *clk_data;
  52. struct clk **clk_table;
  53. void __iomem *base;
  54. base = of_iomap(np, 0);
  55. if (!base) {
  56. pr_err("%s: failed to map clock registers\n", __func__);
  57. goto err;
  58. }
  59. clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
  60. if (!clk_data)
  61. goto err;
  62. clk_data->base = base;
  63. clk_table = kcalloc(nr_clks, sizeof(*clk_table), GFP_KERNEL);
  64. if (!clk_table)
  65. goto err_data;
  66. clk_data->clk_data.clks = clk_table;
  67. clk_data->clk_data.clk_num = nr_clks;
  68. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data->clk_data);
  69. return clk_data;
  70. err_data:
  71. kfree(clk_data);
  72. err:
  73. return NULL;
  74. }
  75. EXPORT_SYMBOL_GPL(hisi_clk_init);
  76. int hisi_clk_register_fixed_rate(const struct hisi_fixed_rate_clock *clks,
  77. int nums, struct hisi_clock_data *data)
  78. {
  79. struct clk *clk;
  80. int i;
  81. for (i = 0; i < nums; i++) {
  82. clk = clk_register_fixed_rate(NULL, clks[i].name,
  83. clks[i].parent_name,
  84. clks[i].flags,
  85. clks[i].fixed_rate);
  86. if (IS_ERR(clk)) {
  87. pr_err("%s: failed to register clock %s\n",
  88. __func__, clks[i].name);
  89. goto err;
  90. }
  91. data->clk_data.clks[clks[i].id] = clk;
  92. }
  93. return 0;
  94. err:
  95. while (i--)
  96. clk_unregister_fixed_rate(data->clk_data.clks[clks[i].id]);
  97. return PTR_ERR(clk);
  98. }
  99. EXPORT_SYMBOL_GPL(hisi_clk_register_fixed_rate);
  100. int hisi_clk_register_fixed_factor(const struct hisi_fixed_factor_clock *clks,
  101. int nums,
  102. struct hisi_clock_data *data)
  103. {
  104. struct clk *clk;
  105. int i;
  106. for (i = 0; i < nums; i++) {
  107. clk = clk_register_fixed_factor(NULL, clks[i].name,
  108. clks[i].parent_name,
  109. clks[i].flags, clks[i].mult,
  110. clks[i].div);
  111. if (IS_ERR(clk)) {
  112. pr_err("%s: failed to register clock %s\n",
  113. __func__, clks[i].name);
  114. goto err;
  115. }
  116. data->clk_data.clks[clks[i].id] = clk;
  117. }
  118. return 0;
  119. err:
  120. while (i--)
  121. clk_unregister_fixed_factor(data->clk_data.clks[clks[i].id]);
  122. return PTR_ERR(clk);
  123. }
  124. EXPORT_SYMBOL_GPL(hisi_clk_register_fixed_factor);
  125. int hisi_clk_register_mux(const struct hisi_mux_clock *clks,
  126. int nums, struct hisi_clock_data *data)
  127. {
  128. struct clk *clk;
  129. void __iomem *base = data->base;
  130. int i;
  131. for (i = 0; i < nums; i++) {
  132. u32 mask = BIT(clks[i].width) - 1;
  133. clk = clk_register_mux_table(NULL, clks[i].name,
  134. clks[i].parent_names,
  135. clks[i].num_parents, clks[i].flags,
  136. base + clks[i].offset, clks[i].shift,
  137. mask, clks[i].mux_flags,
  138. clks[i].table, &hisi_clk_lock);
  139. if (IS_ERR(clk)) {
  140. pr_err("%s: failed to register clock %s\n",
  141. __func__, clks[i].name);
  142. goto err;
  143. }
  144. if (clks[i].alias)
  145. clk_register_clkdev(clk, clks[i].alias, NULL);
  146. data->clk_data.clks[clks[i].id] = clk;
  147. }
  148. return 0;
  149. err:
  150. while (i--)
  151. clk_unregister_mux(data->clk_data.clks[clks[i].id]);
  152. return PTR_ERR(clk);
  153. }
  154. EXPORT_SYMBOL_GPL(hisi_clk_register_mux);
  155. int hisi_clk_register_phase(struct device *dev,
  156. const struct hisi_phase_clock *clks,
  157. int nums, struct hisi_clock_data *data)
  158. {
  159. void __iomem *base = data->base;
  160. struct clk *clk;
  161. int i;
  162. for (i = 0; i < nums; i++) {
  163. clk = clk_register_hisi_phase(dev, &clks[i], base,
  164. &hisi_clk_lock);
  165. if (IS_ERR(clk)) {
  166. pr_err("%s: failed to register clock %s\n", __func__,
  167. clks[i].name);
  168. return PTR_ERR(clk);
  169. }
  170. data->clk_data.clks[clks[i].id] = clk;
  171. }
  172. return 0;
  173. }
  174. EXPORT_SYMBOL_GPL(hisi_clk_register_phase);
  175. int hisi_clk_register_divider(const struct hisi_divider_clock *clks,
  176. int nums, struct hisi_clock_data *data)
  177. {
  178. struct clk *clk;
  179. void __iomem *base = data->base;
  180. int i;
  181. for (i = 0; i < nums; i++) {
  182. clk = clk_register_divider_table(NULL, clks[i].name,
  183. clks[i].parent_name,
  184. clks[i].flags,
  185. base + clks[i].offset,
  186. clks[i].shift, clks[i].width,
  187. clks[i].div_flags,
  188. clks[i].table,
  189. &hisi_clk_lock);
  190. if (IS_ERR(clk)) {
  191. pr_err("%s: failed to register clock %s\n",
  192. __func__, clks[i].name);
  193. goto err;
  194. }
  195. if (clks[i].alias)
  196. clk_register_clkdev(clk, clks[i].alias, NULL);
  197. data->clk_data.clks[clks[i].id] = clk;
  198. }
  199. return 0;
  200. err:
  201. while (i--)
  202. clk_unregister_divider(data->clk_data.clks[clks[i].id]);
  203. return PTR_ERR(clk);
  204. }
  205. EXPORT_SYMBOL_GPL(hisi_clk_register_divider);
  206. int hisi_clk_register_gate(const struct hisi_gate_clock *clks,
  207. int nums, struct hisi_clock_data *data)
  208. {
  209. struct clk *clk;
  210. void __iomem *base = data->base;
  211. int i;
  212. for (i = 0; i < nums; i++) {
  213. clk = clk_register_gate(NULL, clks[i].name,
  214. clks[i].parent_name,
  215. clks[i].flags,
  216. base + clks[i].offset,
  217. clks[i].bit_idx,
  218. clks[i].gate_flags,
  219. &hisi_clk_lock);
  220. if (IS_ERR(clk)) {
  221. pr_err("%s: failed to register clock %s\n",
  222. __func__, clks[i].name);
  223. goto err;
  224. }
  225. if (clks[i].alias)
  226. clk_register_clkdev(clk, clks[i].alias, NULL);
  227. data->clk_data.clks[clks[i].id] = clk;
  228. }
  229. return 0;
  230. err:
  231. while (i--)
  232. clk_unregister_gate(data->clk_data.clks[clks[i].id]);
  233. return PTR_ERR(clk);
  234. }
  235. EXPORT_SYMBOL_GPL(hisi_clk_register_gate);
  236. void hisi_clk_register_gate_sep(const struct hisi_gate_clock *clks,
  237. int nums, struct hisi_clock_data *data)
  238. {
  239. struct clk *clk;
  240. void __iomem *base = data->base;
  241. int i;
  242. for (i = 0; i < nums; i++) {
  243. clk = hisi_register_clkgate_sep(NULL, clks[i].name,
  244. clks[i].parent_name,
  245. clks[i].flags,
  246. base + clks[i].offset,
  247. clks[i].bit_idx,
  248. clks[i].gate_flags,
  249. &hisi_clk_lock);
  250. if (IS_ERR(clk)) {
  251. pr_err("%s: failed to register clock %s\n",
  252. __func__, clks[i].name);
  253. continue;
  254. }
  255. if (clks[i].alias)
  256. clk_register_clkdev(clk, clks[i].alias, NULL);
  257. data->clk_data.clks[clks[i].id] = clk;
  258. }
  259. }
  260. EXPORT_SYMBOL_GPL(hisi_clk_register_gate_sep);
  261. void __init hi6220_clk_register_divider(const struct hi6220_divider_clock *clks,
  262. int nums, struct hisi_clock_data *data)
  263. {
  264. struct clk *clk;
  265. void __iomem *base = data->base;
  266. int i;
  267. for (i = 0; i < nums; i++) {
  268. clk = hi6220_register_clkdiv(NULL, clks[i].name,
  269. clks[i].parent_name,
  270. clks[i].flags,
  271. base + clks[i].offset,
  272. clks[i].shift,
  273. clks[i].width,
  274. clks[i].mask_bit,
  275. &hisi_clk_lock);
  276. if (IS_ERR(clk)) {
  277. pr_err("%s: failed to register clock %s\n",
  278. __func__, clks[i].name);
  279. continue;
  280. }
  281. if (clks[i].alias)
  282. clk_register_clkdev(clk, clks[i].alias, NULL);
  283. data->clk_data.clks[clks[i].id] = clk;
  284. }
  285. }