clk-hi3660.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2016-2017 Linaro Ltd.
  4. * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd.
  5. */
  6. #include <dt-bindings/clock/hi3660-clock.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/of_device.h>
  9. #include <linux/platform_device.h>
  10. #include "clk.h"
  11. static const struct hisi_fixed_rate_clock hi3660_fixed_rate_clks[] = {
  12. { HI3660_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },
  13. { HI3660_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
  14. { HI3660_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 128000000, },
  15. { HI3660_CLK_PPLL0, "clk_ppll0", NULL, 0, 1600000000, },
  16. { HI3660_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
  17. { HI3660_CLK_PPLL2, "clk_ppll2", NULL, 0, 2880000000UL, },
  18. { HI3660_CLK_PPLL3, "clk_ppll3", NULL, 0, 1290000000, },
  19. { HI3660_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
  20. { HI3660_PCLK, "pclk", NULL, 0, 20000000, },
  21. { HI3660_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
  22. { HI3660_CLK_UART6, "clk_uart6", NULL, 0, 19200000, },
  23. { HI3660_OSC32K, "osc32k", NULL, 0, 32764, },
  24. { HI3660_OSC19M, "osc19m", NULL, 0, 19200000, },
  25. { HI3660_CLK_480M, "clk_480m", NULL, 0, 480000000, },
  26. { HI3660_CLK_INV, "clk_inv", NULL, 0, 10000000, },
  27. };
  28. /* crgctrl */
  29. static const struct hisi_fixed_factor_clock hi3660_crg_fixed_factor_clks[] = {
  30. { HI3660_FACTOR_UART3, "clk_factor_uart3", "iomcu_peri0", 1, 16, 0, },
  31. { HI3660_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys", 1, 6, 0, },
  32. { HI3660_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_iomcu", 1, 4, 0, },
  33. { HI3660_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_iomcu", 1, 4, 0, },
  34. { HI3660_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_iomcu", 1, 4, 0, },
  35. { HI3660_CLK_GATE_I2C6, "clk_gate_i2c6", "clk_i2c6_iomcu", 1, 4, 0, },
  36. { HI3660_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus", 1, 7, 0, },
  37. { HI3660_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt", 1, 5, 0, },
  38. { HI3660_CLK_DIV_A53, "clk_div_a53hpm", "clk_a53hpm_andgt", 1, 6, 0, },
  39. { HI3660_CLK_GATE_SPI0, "clk_gate_spi0", "clk_ppll0", 1, 8, 0, },
  40. { HI3660_CLK_GATE_SPI2, "clk_gate_spi2", "clk_ppll0", 1, 8, 0, },
  41. { HI3660_PCIEPHY_REF, "clk_pciephy_ref", "clk_div_pciephy", 1, 1, 0, },
  42. { HI3660_CLK_ABB_USB, "clk_abb_usb", "clk_gate_usb_tcxo_en", 1, 1, 0 },
  43. { HI3660_VENC_VOLT_HOLD, "venc_volt_hold", "peri_volt_hold", 1, 1, 0, },
  44. { HI3660_CLK_FAC_ISP_SNCLK, "clk_isp_snclk_fac", "clk_isp_snclk_angt",
  45. 1, 10, 0, },
  46. };
  47. static const struct hisi_gate_clock hi3660_crgctrl_gate_sep_clks[] = {
  48. { HI3660_PERI_VOLT_HOLD, "peri_volt_hold", "clkin_sys",
  49. CLK_SET_RATE_PARENT, 0x0, 0, 0, },
  50. { HI3660_HCLK_GATE_SDIO0, "hclk_gate_sdio0", "clk_div_sysbus",
  51. CLK_SET_RATE_PARENT, 0x0, 21, 0, },
  52. { HI3660_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus",
  53. CLK_SET_RATE_PARENT, 0x0, 30, 0, },
  54. { HI3660_CLK_GATE_AOMM, "clk_gate_aomm", "clk_div_aomm",
  55. CLK_SET_RATE_PARENT, 0x0, 31, 0, },
  56. { HI3660_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus",
  57. CLK_SET_RATE_PARENT, 0x10, 0, 0, },
  58. { HI3660_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus",
  59. CLK_SET_RATE_PARENT, 0x10, 1, 0, },
  60. { HI3660_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus",
  61. CLK_SET_RATE_PARENT, 0x10, 2, 0, },
  62. { HI3660_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus",
  63. CLK_SET_RATE_PARENT, 0x10, 3, 0, },
  64. { HI3660_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus",
  65. CLK_SET_RATE_PARENT, 0x10, 4, 0, },
  66. { HI3660_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus",
  67. CLK_SET_RATE_PARENT, 0x10, 5, 0, },
  68. { HI3660_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus",
  69. CLK_SET_RATE_PARENT, 0x10, 6, 0, },
  70. { HI3660_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus",
  71. CLK_SET_RATE_PARENT, 0x10, 7, 0, },
  72. { HI3660_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus",
  73. CLK_SET_RATE_PARENT, 0x10, 8, 0, },
  74. { HI3660_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus",
  75. CLK_SET_RATE_PARENT, 0x10, 9, 0, },
  76. { HI3660_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus",
  77. CLK_SET_RATE_PARENT, 0x10, 10, 0, },
  78. { HI3660_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus",
  79. CLK_SET_RATE_PARENT, 0x10, 11, 0, },
  80. { HI3660_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus",
  81. CLK_SET_RATE_PARENT, 0x10, 12, 0, },
  82. { HI3660_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus",
  83. CLK_SET_RATE_PARENT, 0x10, 13, 0, },
  84. { HI3660_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus",
  85. CLK_SET_RATE_PARENT, 0x10, 14, 0, },
  86. { HI3660_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus",
  87. CLK_SET_RATE_PARENT, 0x10, 15, 0, },
  88. { HI3660_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus",
  89. CLK_SET_RATE_PARENT, 0x10, 16, 0, },
  90. { HI3660_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus",
  91. CLK_SET_RATE_PARENT, 0x10, 17, 0, },
  92. { HI3660_PCLK_GPIO18, "pclk_gpio18", "clk_div_ioperi",
  93. CLK_SET_RATE_PARENT, 0x10, 18, 0, },
  94. { HI3660_PCLK_GPIO19, "pclk_gpio19", "clk_div_ioperi",
  95. CLK_SET_RATE_PARENT, 0x10, 19, 0, },
  96. { HI3660_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus",
  97. CLK_SET_RATE_PARENT, 0x10, 20, 0, },
  98. { HI3660_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus",
  99. CLK_SET_RATE_PARENT, 0x10, 21, 0, },
  100. { HI3660_CLK_GATE_SPI3, "clk_gate_spi3", "clk_div_ioperi",
  101. CLK_SET_RATE_PARENT, 0x10, 30, 0, },
  102. { HI3660_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c",
  103. CLK_SET_RATE_PARENT, 0x10, 31, 0, },
  104. { HI3660_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c",
  105. CLK_SET_RATE_PARENT, 0x20, 7, 0, },
  106. { HI3660_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi",
  107. CLK_SET_RATE_PARENT, 0x20, 9, 0, },
  108. { HI3660_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth",
  109. CLK_SET_RATE_PARENT, 0x20, 11, 0, },
  110. { HI3660_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uart1",
  111. CLK_SET_RATE_PARENT, 0x20, 12, 0, },
  112. { HI3660_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth",
  113. CLK_SET_RATE_PARENT, 0x20, 14, 0, },
  114. { HI3660_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uart1",
  115. CLK_SET_RATE_PARENT, 0x20, 15, 0, },
  116. { HI3660_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c",
  117. CLK_SET_RATE_PARENT, 0x20, 27, 0, },
  118. { HI3660_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus",
  119. CLK_SET_RATE_PARENT, 0x30, 1, 0, },
  120. { HI3660_CLK_GATE_VENC, "clk_gate_venc", "clk_div_venc",
  121. CLK_SET_RATE_PARENT, 0x30, 10, 0, },
  122. { HI3660_CLK_GATE_VDEC, "clk_gate_vdec", "clk_div_vdec",
  123. CLK_SET_RATE_PARENT, 0x30, 11, 0, },
  124. { HI3660_PCLK_GATE_DSS, "pclk_gate_dss", "clk_div_cfgbus",
  125. CLK_SET_RATE_PARENT, 0x30, 12, 0, },
  126. { HI3660_ACLK_GATE_DSS, "aclk_gate_dss", "clk_gate_vivobus",
  127. CLK_SET_RATE_PARENT, 0x30, 13, 0, },
  128. { HI3660_CLK_GATE_LDI1, "clk_gate_ldi1", "clk_div_ldi1",
  129. CLK_SET_RATE_PARENT, 0x30, 14, 0, },
  130. { HI3660_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0",
  131. CLK_SET_RATE_PARENT, 0x30, 15, 0, },
  132. { HI3660_CLK_GATE_VIVOBUS, "clk_gate_vivobus", "clk_div_vivobus",
  133. CLK_SET_RATE_PARENT, 0x30, 16, 0, },
  134. { HI3660_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0",
  135. CLK_SET_RATE_PARENT, 0x30, 17, 0, },
  136. { HI3660_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys",
  137. CLK_SET_RATE_PARENT, 0x30, 28, 0, },
  138. { HI3660_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys",
  139. CLK_SET_RATE_PARENT, 0x30, 29, 0, },
  140. { HI3660_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys",
  141. CLK_SET_RATE_PARENT, 0x30, 30, 0, },
  142. { HI3660_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys",
  143. CLK_SET_RATE_PARENT, 0x30, 31, 0, },
  144. { HI3660_ACLK_GATE_USB3OTG, "aclk_gate_usb3otg", "clk_div_mmc0bus",
  145. CLK_SET_RATE_PARENT, 0x40, 1, 0, },
  146. { HI3660_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi",
  147. CLK_SET_RATE_PARENT, 0x40, 4, 0, },
  148. { HI3660_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys",
  149. CLK_SET_RATE_PARENT, 0x40, 17, 0, },
  150. { HI3660_CLK_GATE_SDIO0, "clk_gate_sdio0", "clk_mux_sdio_sys",
  151. CLK_SET_RATE_PARENT, 0x40, 19, 0, },
  152. { HI3660_CLK_GATE_ISP_SNCLK0, "clk_gate_isp_snclk0",
  153. "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 16, 0, },
  154. { HI3660_CLK_GATE_ISP_SNCLK1, "clk_gate_isp_snclk1",
  155. "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 17, 0, },
  156. { HI3660_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2",
  157. "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 18, 0, },
  158. /*
  159. * clk_gate_ufs_subsys is a system bus clock, mark it as critical
  160. * clock and keep it on for system suspend and resume.
  161. */
  162. { HI3660_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_sysbus",
  163. CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0x50, 21, 0, },
  164. { HI3660_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus",
  165. CLK_SET_RATE_PARENT, 0x50, 28, 0, },
  166. { HI3660_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus",
  167. CLK_SET_RATE_PARENT, 0x50, 29, 0, },
  168. { HI3660_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_div_mmc1bus",
  169. CLK_SET_RATE_PARENT, 0x420, 5, 0, },
  170. { HI3660_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus",
  171. CLK_SET_RATE_PARENT, 0x420, 7, 0, },
  172. { HI3660_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys",
  173. CLK_SET_RATE_PARENT, 0x420, 8, 0, },
  174. { HI3660_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "clk_div_mmc1bus",
  175. CLK_SET_RATE_PARENT, 0x420, 9, 0, },
  176. };
  177. static const struct hisi_gate_clock hi3660_crgctrl_gate_clks[] = {
  178. { HI3660_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0",
  179. CLK_SET_RATE_PARENT, 0xf0, 6, CLK_GATE_HIWORD_MASK, },
  180. { HI3660_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1",
  181. CLK_SET_RATE_PARENT, 0xf0, 7, CLK_GATE_HIWORD_MASK, },
  182. { HI3660_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0",
  183. CLK_SET_RATE_PARENT, 0xf0, 8, CLK_GATE_HIWORD_MASK, },
  184. { HI3660_CLK_ANDGT_VDEC, "clk_andgt_vdec", "clk_mux_vdec",
  185. CLK_SET_RATE_PARENT, 0xf0, 15, CLK_GATE_HIWORD_MASK, },
  186. { HI3660_CLK_ANDGT_VENC, "clk_andgt_venc", "clk_mux_venc",
  187. CLK_SET_RATE_PARENT, 0xf4, 0, CLK_GATE_HIWORD_MASK, },
  188. { HI3660_CLK_GATE_UFSPHY_GT, "clk_gate_ufsphy_gt", "clk_div_ufsperi",
  189. CLK_SET_RATE_PARENT, 0xf4, 1, CLK_GATE_HIWORD_MASK, },
  190. { HI3660_CLK_ANDGT_MMC, "clk_andgt_mmc", "clk_mux_mmc_pll",
  191. CLK_SET_RATE_PARENT, 0xf4, 2, CLK_GATE_HIWORD_MASK, },
  192. { HI3660_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll",
  193. CLK_SET_RATE_PARENT, 0xf4, 3, CLK_GATE_HIWORD_MASK, },
  194. { HI3660_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm",
  195. CLK_SET_RATE_PARENT, 0xf4, 7, CLK_GATE_HIWORD_MASK, },
  196. { HI3660_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll",
  197. CLK_SET_RATE_PARENT, 0xf4, 8, CLK_GATE_HIWORD_MASK, },
  198. { HI3660_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m",
  199. CLK_SET_RATE_PARENT, 0xf4, 9, CLK_GATE_HIWORD_MASK, },
  200. { HI3660_CLK_ANDGT_UART1, "clk_andgt_uart1", "clk_div_320m",
  201. CLK_SET_RATE_PARENT, 0xf4, 10, CLK_GATE_HIWORD_MASK, },
  202. { HI3660_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m",
  203. CLK_SET_RATE_PARENT, 0xf4, 11, CLK_GATE_HIWORD_MASK, },
  204. { HI3660_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m",
  205. CLK_SET_RATE_PARENT, 0xf4, 13, CLK_GATE_HIWORD_MASK, },
  206. { HI3660_CLK_VIVOBUS_ANDGT, "clk_vivobus_andgt", "clk_mux_vivobus",
  207. CLK_SET_RATE_PARENT, 0xf8, 1, CLK_GATE_HIWORD_MASK, },
  208. { HI3660_CLK_AOMM_ANDGT, "clk_aomm_andgt", "clk_ppll2",
  209. CLK_SET_RATE_PARENT, 0xf8, 3, CLK_GATE_HIWORD_MASK, },
  210. { HI3660_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m",
  211. CLK_SET_RATE_PARENT, 0xf8, 10, 0, },
  212. { HI3660_CLK_ANGT_ISP_SNCLK, "clk_isp_snclk_angt", "clk_div_a53hpm",
  213. CLK_SET_RATE_PARENT, 0x108, 2, CLK_GATE_HIWORD_MASK, },
  214. { HI3660_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus",
  215. CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, },
  216. { HI3660_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus",
  217. CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, },
  218. { HI3660_CLK_GATE_UFSPHY_CFG, "clk_gate_ufsphy_cfg",
  219. "clk_div_ufsphy_cfg", CLK_SET_RATE_PARENT, 0x420, 12, 0, },
  220. { HI3660_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref",
  221. "clk_gate_ufs_tcxo_en", CLK_SET_RATE_PARENT, 0x420, 14, 0, },
  222. };
  223. static const char *const
  224. clk_mux_sysbus_p[] = {"clk_ppll1", "clk_ppll0"};
  225. static const char *const
  226. clk_mux_sdio_sys_p[] = {"clk_factor_mmc", "clk_div_sdio",};
  227. static const char *const
  228. clk_mux_sd_sys_p[] = {"clk_factor_mmc", "clk_div_sd",};
  229. static const char *const
  230. clk_mux_pll_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll2",};
  231. static const char *const
  232. clk_mux_pll0123_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll3",};
  233. static const char *const
  234. clk_mux_edc0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll1", "clk_inv",
  235. "clk_ppll2", "clk_inv", "clk_inv", "clk_inv",
  236. "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
  237. "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
  238. static const char *const
  239. clk_mux_ldi0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll2", "clk_inv",
  240. "clk_ppll1", "clk_inv", "clk_inv", "clk_inv",
  241. "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
  242. "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
  243. static const char *const
  244. clk_mux_uart0_p[] = {"clkin_sys", "clk_div_uart0",};
  245. static const char *const
  246. clk_mux_uart1_p[] = {"clkin_sys", "clk_div_uart1",};
  247. static const char *const
  248. clk_mux_uarth_p[] = {"clkin_sys", "clk_div_uarth",};
  249. static const char *const
  250. clk_mux_pll02p[] = {"clk_ppll0", "clk_ppll2",};
  251. static const char *const
  252. clk_mux_ioperi_p[] = {"clk_div_320m", "clk_div_a53hpm",};
  253. static const char *const
  254. clk_mux_spi_p[] = {"clkin_sys", "clk_div_spi",};
  255. static const char *const
  256. clk_mux_i2c_p[] = {"clkin_sys", "clk_div_i2c",};
  257. static const char *const
  258. clk_mux_venc_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll3", "clk_ppll3",};
  259. static const char *const
  260. clk_mux_isp_snclk_p[] = {"clkin_sys", "clk_isp_snclk_div"};
  261. static const struct hisi_mux_clock hi3660_crgctrl_mux_clks[] = {
  262. { HI3660_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sysbus_p,
  263. ARRAY_SIZE(clk_mux_sysbus_p), CLK_SET_RATE_PARENT, 0xac, 0, 1,
  264. CLK_MUX_HIWORD_MASK, },
  265. { HI3660_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p,
  266. ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT, 0xac, 2, 1,
  267. CLK_MUX_HIWORD_MASK, },
  268. { HI3660_CLK_MUX_UART1, "clk_mux_uart1", clk_mux_uart1_p,
  269. ARRAY_SIZE(clk_mux_uart1_p), CLK_SET_RATE_PARENT, 0xac, 3, 1,
  270. CLK_MUX_HIWORD_MASK, },
  271. { HI3660_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p,
  272. ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT, 0xac, 4, 1,
  273. CLK_MUX_HIWORD_MASK, },
  274. { HI3660_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p,
  275. ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT, 0xac, 8, 1,
  276. CLK_MUX_HIWORD_MASK, },
  277. { HI3660_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p,
  278. ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT, 0xac, 13, 1,
  279. CLK_MUX_HIWORD_MASK, },
  280. { HI3660_CLK_MUX_MMC_PLL, "clk_mux_mmc_pll", clk_mux_pll02p,
  281. ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xb4, 0, 1,
  282. CLK_MUX_HIWORD_MASK, },
  283. { HI3660_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi0_p,
  284. ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 8, 4,
  285. CLK_MUX_HIWORD_MASK, },
  286. { HI3660_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p,
  287. ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 12, 4,
  288. CLK_MUX_HIWORD_MASK, },
  289. { HI3660_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_pll_p,
  290. ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xb8, 4, 2,
  291. CLK_MUX_HIWORD_MASK, },
  292. { HI3660_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p,
  293. ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT, 0xb8, 6, 1,
  294. CLK_MUX_HIWORD_MASK, },
  295. { HI3660_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p,
  296. ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT, 0xbc, 6, 4,
  297. CLK_MUX_HIWORD_MASK, },
  298. { HI3660_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p,
  299. ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT, 0xc0, 6, 1,
  300. CLK_MUX_HIWORD_MASK, },
  301. { HI3660_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_pll_p,
  302. ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xc0, 4, 2,
  303. CLK_MUX_HIWORD_MASK, },
  304. { HI3660_CLK_MUX_VENC, "clk_mux_venc", clk_mux_venc_p,
  305. ARRAY_SIZE(clk_mux_venc_p), CLK_SET_RATE_PARENT, 0xc8, 11, 2,
  306. CLK_MUX_HIWORD_MASK, },
  307. { HI3660_CLK_MUX_VDEC, "clk_mux_vdec", clk_mux_pll0123_p,
  308. ARRAY_SIZE(clk_mux_pll0123_p), CLK_SET_RATE_PARENT, 0xcc, 5, 2,
  309. CLK_MUX_HIWORD_MASK, },
  310. { HI3660_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_pll0123_p,
  311. ARRAY_SIZE(clk_mux_pll0123_p), CLK_SET_RATE_PARENT, 0xd0, 12, 2,
  312. CLK_MUX_HIWORD_MASK, },
  313. { HI3660_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_pll02p,
  314. ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xd4, 9, 1,
  315. CLK_MUX_HIWORD_MASK, },
  316. { HI3660_CLK_MUX_320M, "clk_mux_320m", clk_mux_pll02p,
  317. ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0x100, 0, 1,
  318. CLK_MUX_HIWORD_MASK, },
  319. { HI3660_CLK_MUX_ISP_SNCLK, "clk_isp_snclk_mux", clk_mux_isp_snclk_p,
  320. ARRAY_SIZE(clk_mux_isp_snclk_p), CLK_SET_RATE_PARENT, 0x108, 3, 1,
  321. CLK_MUX_HIWORD_MASK, },
  322. { HI3660_CLK_MUX_IOPERI, "clk_mux_ioperi", clk_mux_ioperi_p,
  323. ARRAY_SIZE(clk_mux_ioperi_p), CLK_SET_RATE_PARENT, 0x108, 10, 1,
  324. CLK_MUX_HIWORD_MASK, },
  325. };
  326. static const struct hisi_divider_clock hi3660_crgctrl_divider_clks[] = {
  327. { HI3660_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0",
  328. CLK_SET_RATE_PARENT, 0xb0, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
  329. { HI3660_CLK_DIV_UART1, "clk_div_uart1", "clk_andgt_uart1",
  330. CLK_SET_RATE_PARENT, 0xb0, 8, 4, CLK_DIVIDER_HIWORD_MASK, },
  331. { HI3660_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth",
  332. CLK_SET_RATE_PARENT, 0xb0, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
  333. { HI3660_CLK_DIV_MMC, "clk_div_mmc", "clk_andgt_mmc",
  334. CLK_SET_RATE_PARENT, 0xb4, 3, 4, CLK_DIVIDER_HIWORD_MASK, },
  335. { HI3660_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd",
  336. CLK_SET_RATE_PARENT, 0xb8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
  337. { HI3660_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0",
  338. CLK_SET_RATE_PARENT, 0xbc, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  339. { HI3660_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0",
  340. CLK_SET_RATE_PARENT, 0xbc, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
  341. { HI3660_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio",
  342. CLK_SET_RATE_PARENT, 0xc0, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
  343. { HI3660_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1",
  344. CLK_SET_RATE_PARENT, 0xc0, 8, 6, CLK_DIVIDER_HIWORD_MASK, },
  345. { HI3660_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi",
  346. CLK_SET_RATE_PARENT, 0xc4, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
  347. { HI3660_CLK_DIV_VENC, "clk_div_venc", "clk_andgt_venc",
  348. CLK_SET_RATE_PARENT, 0xc8, 6, 5, CLK_DIVIDER_HIWORD_MASK, },
  349. { HI3660_CLK_DIV_VDEC, "clk_div_vdec", "clk_andgt_vdec",
  350. CLK_SET_RATE_PARENT, 0xcc, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
  351. { HI3660_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_vivobus_andgt",
  352. CLK_SET_RATE_PARENT, 0xd0, 7, 5, CLK_DIVIDER_HIWORD_MASK, },
  353. { HI3660_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m",
  354. CLK_SET_RATE_PARENT, 0xe8, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
  355. { HI3660_CLK_DIV_UFSPHY, "clk_div_ufsphy_cfg", "clk_gate_ufsphy_gt",
  356. CLK_SET_RATE_PARENT, 0xe8, 9, 2, CLK_DIVIDER_HIWORD_MASK, },
  357. { HI3660_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus",
  358. CLK_SET_RATE_PARENT, 0xec, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
  359. { HI3660_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus",
  360. CLK_SET_RATE_PARENT, 0xec, 2, 1, CLK_DIVIDER_HIWORD_MASK, },
  361. { HI3660_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus",
  362. CLK_SET_RATE_PARENT, 0xec, 3, 1, CLK_DIVIDER_HIWORD_MASK, },
  363. { HI3660_CLK_DIV_UFSPERI, "clk_div_ufsperi", "clk_gate_ufs_subsys",
  364. CLK_SET_RATE_PARENT, 0xec, 14, 1, CLK_DIVIDER_HIWORD_MASK, },
  365. { HI3660_CLK_DIV_AOMM, "clk_div_aomm", "clk_aomm_andgt",
  366. CLK_SET_RATE_PARENT, 0x100, 7, 4, CLK_DIVIDER_HIWORD_MASK, },
  367. { HI3660_CLK_DIV_ISP_SNCLK, "clk_isp_snclk_div", "clk_isp_snclk_fac",
  368. CLK_SET_RATE_PARENT, 0x108, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
  369. { HI3660_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_mux_ioperi",
  370. CLK_SET_RATE_PARENT, 0x108, 11, 4, CLK_DIVIDER_HIWORD_MASK, },
  371. };
  372. /* clk_pmuctrl */
  373. /* pmu register need shift 2 bits */
  374. static const struct hisi_gate_clock hi3660_pmu_gate_clks[] = {
  375. { HI3660_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys",
  376. CLK_SET_RATE_PARENT, (0x10a << 2), 3, 0, },
  377. };
  378. /* clk_pctrl */
  379. static const struct hisi_gate_clock hi3660_pctrl_gate_clks[] = {
  380. { HI3660_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en",
  381. "clk_gate_abb_192", CLK_SET_RATE_PARENT, 0x10, 0,
  382. CLK_GATE_HIWORD_MASK, },
  383. { HI3660_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192",
  384. CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, },
  385. };
  386. /* clk_sctrl */
  387. static const struct hisi_gate_clock hi3660_sctrl_gate_sep_clks[] = {
  388. { HI3660_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus",
  389. CLK_SET_RATE_PARENT, 0x160, 11, 0, },
  390. { HI3660_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus",
  391. CLK_SET_RATE_PARENT, 0x160, 12, 0, },
  392. { HI3660_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus",
  393. CLK_SET_RATE_PARENT, 0x160, 13, 0, },
  394. { HI3660_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus",
  395. CLK_SET_RATE_PARENT, 0x160, 14, 0, },
  396. { HI3660_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus",
  397. CLK_SET_RATE_PARENT, 0x160, 21, 0, },
  398. { HI3660_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus",
  399. CLK_SET_RATE_PARENT, 0x160, 22, 0, },
  400. { HI3660_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus",
  401. CLK_SET_RATE_PARENT, 0x160, 25, 0, },
  402. { HI3660_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf",
  403. CLK_SET_RATE_PARENT, 0x170, 23, 0, },
  404. { HI3660_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "aclk_mux_mmbuf",
  405. CLK_SET_RATE_PARENT, 0x170, 24, 0, },
  406. };
  407. static const struct hisi_gate_clock hi3660_sctrl_gate_clks[] = {
  408. { HI3660_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "clk_sw_mmbuf",
  409. CLK_SET_RATE_PARENT, 0x258, 7, CLK_GATE_HIWORD_MASK, },
  410. { HI3660_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_ppll0",
  411. CLK_SET_RATE_PARENT, 0x260, 11, CLK_DIVIDER_HIWORD_MASK, },
  412. { HI3660_CLK_FLL_MMBUF_ANDGT, "clk_fll_mmbuf_andgt", "clk_fll_src",
  413. CLK_SET_RATE_PARENT, 0x260, 12, CLK_DIVIDER_HIWORD_MASK, },
  414. { HI3660_CLK_SYS_MMBUF_ANDGT, "clk_sys_mmbuf_andgt", "clkin_sys",
  415. CLK_SET_RATE_PARENT, 0x260, 13, CLK_DIVIDER_HIWORD_MASK, },
  416. { HI3660_CLK_GATE_PCIEPHY_GT, "clk_gate_pciephy_gt", "clk_ppll0",
  417. CLK_SET_RATE_PARENT, 0x268, 11, CLK_DIVIDER_HIWORD_MASK, },
  418. };
  419. static const char *const
  420. aclk_mux_mmbuf_p[] = {"aclk_div_mmbuf", "clk_gate_aomm",};
  421. static const char *const
  422. clk_sw_mmbuf_p[] = {"clk_sys_mmbuf_andgt", "clk_fll_mmbuf_andgt",
  423. "aclk_mux_mmbuf", "aclk_mux_mmbuf"};
  424. static const struct hisi_mux_clock hi3660_sctrl_mux_clks[] = {
  425. { HI3660_ACLK_MUX_MMBUF, "aclk_mux_mmbuf", aclk_mux_mmbuf_p,
  426. ARRAY_SIZE(aclk_mux_mmbuf_p), CLK_SET_RATE_PARENT, 0x250, 12, 1,
  427. CLK_MUX_HIWORD_MASK, },
  428. { HI3660_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p,
  429. ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT, 0x258, 8, 2,
  430. CLK_MUX_HIWORD_MASK, },
  431. };
  432. static const struct hisi_divider_clock hi3660_sctrl_divider_clks[] = {
  433. { HI3660_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0",
  434. CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
  435. { HI3660_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt",
  436. CLK_SET_RATE_PARENT, 0x258, 10, 2, CLK_DIVIDER_HIWORD_MASK, },
  437. { HI3660_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt",
  438. CLK_SET_RATE_PARENT, 0x258, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
  439. { HI3660_CLK_DIV_PCIEPHY, "clk_div_pciephy", "clk_gate_pciephy_gt",
  440. CLK_SET_RATE_PARENT, 0x268, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
  441. };
  442. /* clk_iomcu */
  443. static const struct hisi_gate_clock hi3660_iomcu_gate_sep_clks[] = {
  444. { HI3660_CLK_I2C0_IOMCU, "clk_i2c0_iomcu", "clk_fll_src",
  445. CLK_SET_RATE_PARENT, 0x10, 3, 0, },
  446. { HI3660_CLK_I2C1_IOMCU, "clk_i2c1_iomcu", "clk_fll_src",
  447. CLK_SET_RATE_PARENT, 0x10, 4, 0, },
  448. { HI3660_CLK_I2C2_IOMCU, "clk_i2c2_iomcu", "clk_fll_src",
  449. CLK_SET_RATE_PARENT, 0x10, 5, 0, },
  450. { HI3660_CLK_I2C6_IOMCU, "clk_i2c6_iomcu", "clk_fll_src",
  451. CLK_SET_RATE_PARENT, 0x10, 27, 0, },
  452. { HI3660_CLK_IOMCU_PERI0, "iomcu_peri0", "clk_ppll0",
  453. CLK_SET_RATE_PARENT, 0x90, 0, 0, },
  454. };
  455. static struct hisi_clock_data *clk_crgctrl_data;
  456. static void hi3660_clk_iomcu_init(struct device_node *np)
  457. {
  458. struct hisi_clock_data *clk_data;
  459. int nr = ARRAY_SIZE(hi3660_iomcu_gate_sep_clks);
  460. clk_data = hisi_clk_init(np, nr);
  461. if (!clk_data)
  462. return;
  463. hisi_clk_register_gate_sep(hi3660_iomcu_gate_sep_clks,
  464. ARRAY_SIZE(hi3660_iomcu_gate_sep_clks),
  465. clk_data);
  466. }
  467. static void hi3660_clk_pmuctrl_init(struct device_node *np)
  468. {
  469. struct hisi_clock_data *clk_data;
  470. int nr = ARRAY_SIZE(hi3660_pmu_gate_clks);
  471. clk_data = hisi_clk_init(np, nr);
  472. if (!clk_data)
  473. return;
  474. hisi_clk_register_gate(hi3660_pmu_gate_clks,
  475. ARRAY_SIZE(hi3660_pmu_gate_clks), clk_data);
  476. }
  477. static void hi3660_clk_pctrl_init(struct device_node *np)
  478. {
  479. struct hisi_clock_data *clk_data;
  480. int nr = ARRAY_SIZE(hi3660_pctrl_gate_clks);
  481. clk_data = hisi_clk_init(np, nr);
  482. if (!clk_data)
  483. return;
  484. hisi_clk_register_gate(hi3660_pctrl_gate_clks,
  485. ARRAY_SIZE(hi3660_pctrl_gate_clks), clk_data);
  486. }
  487. static void hi3660_clk_sctrl_init(struct device_node *np)
  488. {
  489. struct hisi_clock_data *clk_data;
  490. int nr = ARRAY_SIZE(hi3660_sctrl_gate_clks) +
  491. ARRAY_SIZE(hi3660_sctrl_gate_sep_clks) +
  492. ARRAY_SIZE(hi3660_sctrl_mux_clks) +
  493. ARRAY_SIZE(hi3660_sctrl_divider_clks);
  494. clk_data = hisi_clk_init(np, nr);
  495. if (!clk_data)
  496. return;
  497. hisi_clk_register_gate(hi3660_sctrl_gate_clks,
  498. ARRAY_SIZE(hi3660_sctrl_gate_clks), clk_data);
  499. hisi_clk_register_gate_sep(hi3660_sctrl_gate_sep_clks,
  500. ARRAY_SIZE(hi3660_sctrl_gate_sep_clks),
  501. clk_data);
  502. hisi_clk_register_mux(hi3660_sctrl_mux_clks,
  503. ARRAY_SIZE(hi3660_sctrl_mux_clks), clk_data);
  504. hisi_clk_register_divider(hi3660_sctrl_divider_clks,
  505. ARRAY_SIZE(hi3660_sctrl_divider_clks),
  506. clk_data);
  507. }
  508. static void hi3660_clk_crgctrl_early_init(struct device_node *np)
  509. {
  510. int nr = ARRAY_SIZE(hi3660_fixed_rate_clks) +
  511. ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks) +
  512. ARRAY_SIZE(hi3660_crgctrl_gate_clks) +
  513. ARRAY_SIZE(hi3660_crgctrl_mux_clks) +
  514. ARRAY_SIZE(hi3660_crg_fixed_factor_clks) +
  515. ARRAY_SIZE(hi3660_crgctrl_divider_clks);
  516. int i;
  517. clk_crgctrl_data = hisi_clk_init(np, nr);
  518. if (!clk_crgctrl_data)
  519. return;
  520. for (i = 0; i < nr; i++)
  521. clk_crgctrl_data->clk_data.clks[i] = ERR_PTR(-EPROBE_DEFER);
  522. hisi_clk_register_fixed_rate(hi3660_fixed_rate_clks,
  523. ARRAY_SIZE(hi3660_fixed_rate_clks),
  524. clk_crgctrl_data);
  525. }
  526. CLK_OF_DECLARE_DRIVER(hi3660_clk_crgctrl, "hisilicon,hi3660-crgctrl",
  527. hi3660_clk_crgctrl_early_init);
  528. static void hi3660_clk_crgctrl_init(struct device_node *np)
  529. {
  530. struct clk **clks;
  531. int i;
  532. if (!clk_crgctrl_data)
  533. hi3660_clk_crgctrl_early_init(np);
  534. /* clk_crgctrl_data initialization failed */
  535. if (!clk_crgctrl_data)
  536. return;
  537. hisi_clk_register_gate_sep(hi3660_crgctrl_gate_sep_clks,
  538. ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks),
  539. clk_crgctrl_data);
  540. hisi_clk_register_gate(hi3660_crgctrl_gate_clks,
  541. ARRAY_SIZE(hi3660_crgctrl_gate_clks),
  542. clk_crgctrl_data);
  543. hisi_clk_register_mux(hi3660_crgctrl_mux_clks,
  544. ARRAY_SIZE(hi3660_crgctrl_mux_clks),
  545. clk_crgctrl_data);
  546. hisi_clk_register_fixed_factor(hi3660_crg_fixed_factor_clks,
  547. ARRAY_SIZE(hi3660_crg_fixed_factor_clks),
  548. clk_crgctrl_data);
  549. hisi_clk_register_divider(hi3660_crgctrl_divider_clks,
  550. ARRAY_SIZE(hi3660_crgctrl_divider_clks),
  551. clk_crgctrl_data);
  552. clks = clk_crgctrl_data->clk_data.clks;
  553. for (i = 0; i < clk_crgctrl_data->clk_data.clk_num; i++) {
  554. if (IS_ERR(clks[i]) && PTR_ERR(clks[i]) != -EPROBE_DEFER)
  555. pr_err("Failed to register crgctrl clock[%d] err=%ld\n",
  556. i, PTR_ERR(clks[i]));
  557. }
  558. }
  559. static const struct of_device_id hi3660_clk_match_table[] = {
  560. { .compatible = "hisilicon,hi3660-crgctrl",
  561. .data = hi3660_clk_crgctrl_init },
  562. { .compatible = "hisilicon,hi3660-pctrl",
  563. .data = hi3660_clk_pctrl_init },
  564. { .compatible = "hisilicon,hi3660-pmuctrl",
  565. .data = hi3660_clk_pmuctrl_init },
  566. { .compatible = "hisilicon,hi3660-sctrl",
  567. .data = hi3660_clk_sctrl_init },
  568. { .compatible = "hisilicon,hi3660-iomcu",
  569. .data = hi3660_clk_iomcu_init },
  570. { }
  571. };
  572. static int hi3660_clk_probe(struct platform_device *pdev)
  573. {
  574. struct device *dev = &pdev->dev;
  575. struct device_node *np = pdev->dev.of_node;
  576. void (*init_func)(struct device_node *np);
  577. init_func = of_device_get_match_data(dev);
  578. if (!init_func)
  579. return -ENODEV;
  580. init_func(np);
  581. return 0;
  582. }
  583. static struct platform_driver hi3660_clk_driver = {
  584. .probe = hi3660_clk_probe,
  585. .driver = {
  586. .name = "hi3660-clk",
  587. .of_match_table = hi3660_clk_match_table,
  588. },
  589. };
  590. static int __init hi3660_clk_init(void)
  591. {
  592. return platform_driver_register(&hi3660_clk_driver);
  593. }
  594. core_initcall(hi3660_clk_init);