bg2q.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2014 Marvell Technology Group Ltd.
  4. *
  5. * Alexandre Belloni <[email protected]>
  6. * Sebastian Hesselbarth <[email protected]>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <linux/slab.h>
  15. #include <dt-bindings/clock/berlin2q.h>
  16. #include "berlin2-div.h"
  17. #include "berlin2-pll.h"
  18. #include "common.h"
  19. #define REG_PINMUX0 0x0018
  20. #define REG_PINMUX5 0x002c
  21. #define REG_SYSPLLCTL0 0x0030
  22. #define REG_SYSPLLCTL4 0x0040
  23. #define REG_CLKENABLE 0x00e8
  24. #define REG_CLKSELECT0 0x00ec
  25. #define REG_CLKSELECT1 0x00f0
  26. #define REG_CLKSELECT2 0x00f4
  27. #define REG_CLKSWITCH0 0x00f8
  28. #define REG_CLKSWITCH1 0x00fc
  29. #define REG_SW_GENERIC0 0x0110
  30. #define REG_SW_GENERIC3 0x011c
  31. #define REG_SDIO0XIN_CLKCTL 0x0158
  32. #define REG_SDIO1XIN_CLKCTL 0x015c
  33. #define MAX_CLKS 28
  34. static struct clk_hw_onecell_data *clk_data;
  35. static DEFINE_SPINLOCK(lock);
  36. static void __iomem *gbase;
  37. static void __iomem *cpupll_base;
  38. enum {
  39. REFCLK,
  40. SYSPLL, CPUPLL,
  41. AVPLL_B1, AVPLL_B2, AVPLL_B3, AVPLL_B4,
  42. AVPLL_B5, AVPLL_B6, AVPLL_B7, AVPLL_B8,
  43. };
  44. static const char *clk_names[] = {
  45. [REFCLK] = "refclk",
  46. [SYSPLL] = "syspll",
  47. [CPUPLL] = "cpupll",
  48. [AVPLL_B1] = "avpll_b1",
  49. [AVPLL_B2] = "avpll_b2",
  50. [AVPLL_B3] = "avpll_b3",
  51. [AVPLL_B4] = "avpll_b4",
  52. [AVPLL_B5] = "avpll_b5",
  53. [AVPLL_B6] = "avpll_b6",
  54. [AVPLL_B7] = "avpll_b7",
  55. [AVPLL_B8] = "avpll_b8",
  56. };
  57. static const struct berlin2_pll_map bg2q_pll_map __initconst = {
  58. .vcodiv = {1, 0, 2, 0, 3, 4, 0, 6, 8},
  59. .mult = 1,
  60. .fbdiv_shift = 7,
  61. .rfdiv_shift = 2,
  62. .divsel_shift = 9,
  63. };
  64. static const u8 default_parent_ids[] = {
  65. SYSPLL, AVPLL_B4, AVPLL_B5, AVPLL_B6, AVPLL_B7, SYSPLL
  66. };
  67. static const struct berlin2_div_data bg2q_divs[] __initconst = {
  68. {
  69. .name = "sys",
  70. .parent_ids = default_parent_ids,
  71. .num_parents = ARRAY_SIZE(default_parent_ids),
  72. .map = {
  73. BERLIN2_DIV_GATE(REG_CLKENABLE, 0),
  74. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 0),
  75. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 3),
  76. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 3),
  77. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 4),
  78. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 5),
  79. },
  80. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  81. .flags = CLK_IGNORE_UNUSED,
  82. },
  83. {
  84. .name = "drmfigo",
  85. .parent_ids = default_parent_ids,
  86. .num_parents = ARRAY_SIZE(default_parent_ids),
  87. .map = {
  88. BERLIN2_DIV_GATE(REG_CLKENABLE, 17),
  89. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 6),
  90. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 9),
  91. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 6),
  92. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 7),
  93. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 8),
  94. },
  95. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  96. .flags = 0,
  97. },
  98. {
  99. .name = "cfg",
  100. .parent_ids = default_parent_ids,
  101. .num_parents = ARRAY_SIZE(default_parent_ids),
  102. .map = {
  103. BERLIN2_DIV_GATE(REG_CLKENABLE, 1),
  104. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 12),
  105. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 15),
  106. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 9),
  107. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 10),
  108. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 11),
  109. },
  110. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  111. .flags = 0,
  112. },
  113. {
  114. .name = "gfx2d",
  115. .parent_ids = default_parent_ids,
  116. .num_parents = ARRAY_SIZE(default_parent_ids),
  117. .map = {
  118. BERLIN2_DIV_GATE(REG_CLKENABLE, 4),
  119. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 18),
  120. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 21),
  121. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 12),
  122. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 13),
  123. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 14),
  124. },
  125. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  126. .flags = 0,
  127. },
  128. {
  129. .name = "zsp",
  130. .parent_ids = default_parent_ids,
  131. .num_parents = ARRAY_SIZE(default_parent_ids),
  132. .map = {
  133. BERLIN2_DIV_GATE(REG_CLKENABLE, 6),
  134. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 24),
  135. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 27),
  136. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 15),
  137. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 16),
  138. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 17),
  139. },
  140. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  141. .flags = 0,
  142. },
  143. {
  144. .name = "perif",
  145. .parent_ids = default_parent_ids,
  146. .num_parents = ARRAY_SIZE(default_parent_ids),
  147. .map = {
  148. BERLIN2_DIV_GATE(REG_CLKENABLE, 7),
  149. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 0),
  150. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 3),
  151. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 18),
  152. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 19),
  153. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 20),
  154. },
  155. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  156. .flags = CLK_IGNORE_UNUSED,
  157. },
  158. {
  159. .name = "pcube",
  160. .parent_ids = default_parent_ids,
  161. .num_parents = ARRAY_SIZE(default_parent_ids),
  162. .map = {
  163. BERLIN2_DIV_GATE(REG_CLKENABLE, 2),
  164. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 6),
  165. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 9),
  166. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 21),
  167. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 22),
  168. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 23),
  169. },
  170. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  171. .flags = 0,
  172. },
  173. {
  174. .name = "vscope",
  175. .parent_ids = default_parent_ids,
  176. .num_parents = ARRAY_SIZE(default_parent_ids),
  177. .map = {
  178. BERLIN2_DIV_GATE(REG_CLKENABLE, 3),
  179. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 12),
  180. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 15),
  181. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 24),
  182. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 25),
  183. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 26),
  184. },
  185. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  186. .flags = 0,
  187. },
  188. {
  189. .name = "nfc_ecc",
  190. .parent_ids = default_parent_ids,
  191. .num_parents = ARRAY_SIZE(default_parent_ids),
  192. .map = {
  193. BERLIN2_DIV_GATE(REG_CLKENABLE, 19),
  194. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 18),
  195. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 21),
  196. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 27),
  197. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 28),
  198. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 29),
  199. },
  200. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  201. .flags = 0,
  202. },
  203. {
  204. .name = "vpp",
  205. .parent_ids = default_parent_ids,
  206. .num_parents = ARRAY_SIZE(default_parent_ids),
  207. .map = {
  208. BERLIN2_DIV_GATE(REG_CLKENABLE, 21),
  209. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 24),
  210. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 27),
  211. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 30),
  212. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 31),
  213. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 0),
  214. },
  215. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  216. .flags = 0,
  217. },
  218. {
  219. .name = "app",
  220. .parent_ids = default_parent_ids,
  221. .num_parents = ARRAY_SIZE(default_parent_ids),
  222. .map = {
  223. BERLIN2_DIV_GATE(REG_CLKENABLE, 20),
  224. BERLIN2_PLL_SELECT(REG_CLKSELECT2, 0),
  225. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 3),
  226. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 1),
  227. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 2),
  228. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 3),
  229. },
  230. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  231. .flags = 0,
  232. },
  233. {
  234. .name = "sdio0xin",
  235. .parent_ids = default_parent_ids,
  236. .num_parents = ARRAY_SIZE(default_parent_ids),
  237. .map = {
  238. BERLIN2_SINGLE_DIV(REG_SDIO0XIN_CLKCTL),
  239. },
  240. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  241. .flags = 0,
  242. },
  243. {
  244. .name = "sdio1xin",
  245. .parent_ids = default_parent_ids,
  246. .num_parents = ARRAY_SIZE(default_parent_ids),
  247. .map = {
  248. BERLIN2_SINGLE_DIV(REG_SDIO1XIN_CLKCTL),
  249. },
  250. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  251. .flags = 0,
  252. },
  253. };
  254. static const struct berlin2_gate_data bg2q_gates[] __initconst = {
  255. { "gfx2daxi", "perif", 5 },
  256. { "geth0", "perif", 8 },
  257. { "sata", "perif", 9 },
  258. { "ahbapb", "perif", 10, CLK_IGNORE_UNUSED },
  259. { "usb0", "perif", 11 },
  260. { "usb1", "perif", 12 },
  261. { "usb2", "perif", 13 },
  262. { "usb3", "perif", 14 },
  263. { "pbridge", "perif", 15, CLK_IGNORE_UNUSED },
  264. { "sdio", "perif", 16 },
  265. { "nfc", "perif", 18 },
  266. { "pcie", "perif", 22 },
  267. };
  268. static void __init berlin2q_clock_setup(struct device_node *np)
  269. {
  270. struct device_node *parent_np = of_get_parent(np);
  271. const char *parent_names[9];
  272. struct clk *clk;
  273. struct clk_hw **hws;
  274. int n, ret;
  275. clk_data = kzalloc(struct_size(clk_data, hws, MAX_CLKS), GFP_KERNEL);
  276. if (!clk_data) {
  277. of_node_put(parent_np);
  278. return;
  279. }
  280. clk_data->num = MAX_CLKS;
  281. hws = clk_data->hws;
  282. gbase = of_iomap(parent_np, 0);
  283. if (!gbase) {
  284. of_node_put(parent_np);
  285. pr_err("%pOF: Unable to map global base\n", np);
  286. return;
  287. }
  288. /* BG2Q CPU PLL is not part of global registers */
  289. cpupll_base = of_iomap(parent_np, 1);
  290. of_node_put(parent_np);
  291. if (!cpupll_base) {
  292. pr_err("%pOF: Unable to map cpupll base\n", np);
  293. iounmap(gbase);
  294. return;
  295. }
  296. /* overwrite default clock names with DT provided ones */
  297. clk = of_clk_get_by_name(np, clk_names[REFCLK]);
  298. if (!IS_ERR(clk)) {
  299. clk_names[REFCLK] = __clk_get_name(clk);
  300. clk_put(clk);
  301. }
  302. /* simple register PLLs */
  303. ret = berlin2_pll_register(&bg2q_pll_map, gbase + REG_SYSPLLCTL0,
  304. clk_names[SYSPLL], clk_names[REFCLK], 0);
  305. if (ret)
  306. goto bg2q_fail;
  307. ret = berlin2_pll_register(&bg2q_pll_map, cpupll_base,
  308. clk_names[CPUPLL], clk_names[REFCLK], 0);
  309. if (ret)
  310. goto bg2q_fail;
  311. /* TODO: add BG2Q AVPLL */
  312. /*
  313. * TODO: add reference clock bypass switches:
  314. * memPLLSWBypass, cpuPLLSWBypass, and sysPLLSWBypass
  315. */
  316. /* clock divider cells */
  317. for (n = 0; n < ARRAY_SIZE(bg2q_divs); n++) {
  318. const struct berlin2_div_data *dd = &bg2q_divs[n];
  319. int k;
  320. for (k = 0; k < dd->num_parents; k++)
  321. parent_names[k] = clk_names[dd->parent_ids[k]];
  322. hws[CLKID_SYS + n] = berlin2_div_register(&dd->map, gbase,
  323. dd->name, dd->div_flags, parent_names,
  324. dd->num_parents, dd->flags, &lock);
  325. }
  326. /* clock gate cells */
  327. for (n = 0; n < ARRAY_SIZE(bg2q_gates); n++) {
  328. const struct berlin2_gate_data *gd = &bg2q_gates[n];
  329. hws[CLKID_GFX2DAXI + n] = clk_hw_register_gate(NULL, gd->name,
  330. gd->parent_name, gd->flags, gbase + REG_CLKENABLE,
  331. gd->bit_idx, 0, &lock);
  332. }
  333. /* cpuclk divider is fixed to 1 */
  334. hws[CLKID_CPU] =
  335. clk_hw_register_fixed_factor(NULL, "cpu", clk_names[CPUPLL],
  336. 0, 1, 1);
  337. /* twdclk is derived from cpu/3 */
  338. hws[CLKID_TWD] =
  339. clk_hw_register_fixed_factor(NULL, "twd", "cpu", 0, 1, 3);
  340. /* check for errors on leaf clocks */
  341. for (n = 0; n < MAX_CLKS; n++) {
  342. if (!IS_ERR(hws[n]))
  343. continue;
  344. pr_err("%pOF: Unable to register leaf clock %d\n", np, n);
  345. goto bg2q_fail;
  346. }
  347. /* register clk-provider */
  348. of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
  349. return;
  350. bg2q_fail:
  351. iounmap(cpupll_base);
  352. iounmap(gbase);
  353. }
  354. CLK_OF_DECLARE(berlin2q_clk, "marvell,berlin2q-clk",
  355. berlin2q_clock_setup);