bg2.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2014 Marvell Technology Group Ltd.
  4. *
  5. * Sebastian Hesselbarth <[email protected]>
  6. * Alexandre Belloni <[email protected]>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <linux/slab.h>
  15. #include <dt-bindings/clock/berlin2.h>
  16. #include "berlin2-avpll.h"
  17. #include "berlin2-div.h"
  18. #include "berlin2-pll.h"
  19. #include "common.h"
  20. #define REG_PINMUX0 0x0000
  21. #define REG_PINMUX1 0x0004
  22. #define REG_SYSPLLCTL0 0x0014
  23. #define REG_SYSPLLCTL4 0x0024
  24. #define REG_MEMPLLCTL0 0x0028
  25. #define REG_MEMPLLCTL4 0x0038
  26. #define REG_CPUPLLCTL0 0x003c
  27. #define REG_CPUPLLCTL4 0x004c
  28. #define REG_AVPLLCTL0 0x0050
  29. #define REG_AVPLLCTL31 0x00cc
  30. #define REG_AVPLLCTL62 0x0148
  31. #define REG_PLLSTATUS 0x014c
  32. #define REG_CLKENABLE 0x0150
  33. #define REG_CLKSELECT0 0x0154
  34. #define REG_CLKSELECT1 0x0158
  35. #define REG_CLKSELECT2 0x015c
  36. #define REG_CLKSELECT3 0x0160
  37. #define REG_CLKSWITCH0 0x0164
  38. #define REG_CLKSWITCH1 0x0168
  39. #define REG_RESET_TRIGGER 0x0178
  40. #define REG_RESET_STATUS0 0x017c
  41. #define REG_RESET_STATUS1 0x0180
  42. #define REG_SW_GENERIC0 0x0184
  43. #define REG_SW_GENERIC3 0x0190
  44. #define REG_PRODUCTID 0x01cc
  45. #define REG_PRODUCTID_EXT 0x01d0
  46. #define REG_GFX3DCORE_CLKCTL 0x022c
  47. #define REG_GFX3DSYS_CLKCTL 0x0230
  48. #define REG_ARC_CLKCTL 0x0234
  49. #define REG_VIP_CLKCTL 0x0238
  50. #define REG_SDIO0XIN_CLKCTL 0x023c
  51. #define REG_SDIO1XIN_CLKCTL 0x0240
  52. #define REG_GFX3DEXTRA_CLKCTL 0x0244
  53. #define REG_GFX3D_RESET 0x0248
  54. #define REG_GC360_CLKCTL 0x024c
  55. #define REG_SDIO_DLLMST_CLKCTL 0x0250
  56. /*
  57. * BG2/BG2CD SoCs have the following audio/video I/O units:
  58. *
  59. * audiohd: HDMI TX audio
  60. * audio0: 7.1ch TX
  61. * audio1: 2ch TX
  62. * audio2: 2ch RX
  63. * audio3: SPDIF TX
  64. * video0: HDMI video
  65. * video1: Secondary video
  66. * video2: SD auxiliary video
  67. *
  68. * There are no external audio clocks (ACLKI0, ACLKI1) and
  69. * only one external video clock (VCLKI0).
  70. *
  71. * Currently missing bits and pieces:
  72. * - audio_fast_pll is unknown
  73. * - audiohd_pll is unknown
  74. * - video0_pll is unknown
  75. * - audio[023], audiohd parent pll is assumed to be audio_fast_pll
  76. *
  77. */
  78. #define MAX_CLKS 41
  79. static struct clk_hw_onecell_data *clk_data;
  80. static DEFINE_SPINLOCK(lock);
  81. static void __iomem *gbase;
  82. enum {
  83. REFCLK, VIDEO_EXT0,
  84. SYSPLL, MEMPLL, CPUPLL,
  85. AVPLL_A1, AVPLL_A2, AVPLL_A3, AVPLL_A4,
  86. AVPLL_A5, AVPLL_A6, AVPLL_A7, AVPLL_A8,
  87. AVPLL_B1, AVPLL_B2, AVPLL_B3, AVPLL_B4,
  88. AVPLL_B5, AVPLL_B6, AVPLL_B7, AVPLL_B8,
  89. AUDIO1_PLL, AUDIO_FAST_PLL,
  90. VIDEO0_PLL, VIDEO0_IN,
  91. VIDEO1_PLL, VIDEO1_IN,
  92. VIDEO2_PLL, VIDEO2_IN,
  93. };
  94. static const char *clk_names[] = {
  95. [REFCLK] = "refclk",
  96. [VIDEO_EXT0] = "video_ext0",
  97. [SYSPLL] = "syspll",
  98. [MEMPLL] = "mempll",
  99. [CPUPLL] = "cpupll",
  100. [AVPLL_A1] = "avpll_a1",
  101. [AVPLL_A2] = "avpll_a2",
  102. [AVPLL_A3] = "avpll_a3",
  103. [AVPLL_A4] = "avpll_a4",
  104. [AVPLL_A5] = "avpll_a5",
  105. [AVPLL_A6] = "avpll_a6",
  106. [AVPLL_A7] = "avpll_a7",
  107. [AVPLL_A8] = "avpll_a8",
  108. [AVPLL_B1] = "avpll_b1",
  109. [AVPLL_B2] = "avpll_b2",
  110. [AVPLL_B3] = "avpll_b3",
  111. [AVPLL_B4] = "avpll_b4",
  112. [AVPLL_B5] = "avpll_b5",
  113. [AVPLL_B6] = "avpll_b6",
  114. [AVPLL_B7] = "avpll_b7",
  115. [AVPLL_B8] = "avpll_b8",
  116. [AUDIO1_PLL] = "audio1_pll",
  117. [AUDIO_FAST_PLL] = "audio_fast_pll",
  118. [VIDEO0_PLL] = "video0_pll",
  119. [VIDEO0_IN] = "video0_in",
  120. [VIDEO1_PLL] = "video1_pll",
  121. [VIDEO1_IN] = "video1_in",
  122. [VIDEO2_PLL] = "video2_pll",
  123. [VIDEO2_IN] = "video2_in",
  124. };
  125. static const struct berlin2_pll_map bg2_pll_map __initconst = {
  126. .vcodiv = {10, 15, 20, 25, 30, 40, 50, 60, 80},
  127. .mult = 10,
  128. .fbdiv_shift = 6,
  129. .rfdiv_shift = 1,
  130. .divsel_shift = 7,
  131. };
  132. static const u8 default_parent_ids[] = {
  133. SYSPLL, AVPLL_B4, AVPLL_A5, AVPLL_B6, AVPLL_B7, SYSPLL
  134. };
  135. static const struct berlin2_div_data bg2_divs[] __initconst = {
  136. {
  137. .name = "sys",
  138. .parent_ids = (const u8 []){
  139. SYSPLL, AVPLL_B4, AVPLL_B5, AVPLL_B6, AVPLL_B7, SYSPLL
  140. },
  141. .num_parents = 6,
  142. .map = {
  143. BERLIN2_DIV_GATE(REG_CLKENABLE, 0),
  144. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 0),
  145. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 3),
  146. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 3),
  147. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 4),
  148. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 5),
  149. },
  150. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  151. .flags = CLK_IGNORE_UNUSED,
  152. },
  153. {
  154. .name = "cpu",
  155. .parent_ids = (const u8 []){
  156. CPUPLL, MEMPLL, MEMPLL, MEMPLL, MEMPLL
  157. },
  158. .num_parents = 5,
  159. .map = {
  160. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 6),
  161. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 9),
  162. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 6),
  163. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 7),
  164. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 8),
  165. },
  166. .div_flags = BERLIN2_DIV_HAS_MUX,
  167. .flags = 0,
  168. },
  169. {
  170. .name = "drmfigo",
  171. .parent_ids = default_parent_ids,
  172. .num_parents = ARRAY_SIZE(default_parent_ids),
  173. .map = {
  174. BERLIN2_DIV_GATE(REG_CLKENABLE, 16),
  175. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 17),
  176. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 20),
  177. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 12),
  178. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 13),
  179. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 14),
  180. },
  181. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  182. .flags = 0,
  183. },
  184. {
  185. .name = "cfg",
  186. .parent_ids = default_parent_ids,
  187. .num_parents = ARRAY_SIZE(default_parent_ids),
  188. .map = {
  189. BERLIN2_DIV_GATE(REG_CLKENABLE, 1),
  190. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 23),
  191. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 26),
  192. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 15),
  193. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 16),
  194. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 17),
  195. },
  196. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  197. .flags = 0,
  198. },
  199. {
  200. .name = "gfx",
  201. .parent_ids = default_parent_ids,
  202. .num_parents = ARRAY_SIZE(default_parent_ids),
  203. .map = {
  204. BERLIN2_DIV_GATE(REG_CLKENABLE, 4),
  205. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 29),
  206. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 0),
  207. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 18),
  208. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 19),
  209. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 20),
  210. },
  211. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  212. .flags = 0,
  213. },
  214. {
  215. .name = "zsp",
  216. .parent_ids = default_parent_ids,
  217. .num_parents = ARRAY_SIZE(default_parent_ids),
  218. .map = {
  219. BERLIN2_DIV_GATE(REG_CLKENABLE, 5),
  220. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 3),
  221. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 6),
  222. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 21),
  223. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 22),
  224. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 23),
  225. },
  226. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  227. .flags = 0,
  228. },
  229. {
  230. .name = "perif",
  231. .parent_ids = default_parent_ids,
  232. .num_parents = ARRAY_SIZE(default_parent_ids),
  233. .map = {
  234. BERLIN2_DIV_GATE(REG_CLKENABLE, 6),
  235. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 9),
  236. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 12),
  237. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 24),
  238. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 25),
  239. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 26),
  240. },
  241. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  242. .flags = CLK_IGNORE_UNUSED,
  243. },
  244. {
  245. .name = "pcube",
  246. .parent_ids = default_parent_ids,
  247. .num_parents = ARRAY_SIZE(default_parent_ids),
  248. .map = {
  249. BERLIN2_DIV_GATE(REG_CLKENABLE, 2),
  250. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 15),
  251. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 18),
  252. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 27),
  253. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 28),
  254. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 29),
  255. },
  256. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  257. .flags = 0,
  258. },
  259. {
  260. .name = "vscope",
  261. .parent_ids = default_parent_ids,
  262. .num_parents = ARRAY_SIZE(default_parent_ids),
  263. .map = {
  264. BERLIN2_DIV_GATE(REG_CLKENABLE, 3),
  265. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 21),
  266. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 24),
  267. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 30),
  268. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 31),
  269. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 0),
  270. },
  271. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  272. .flags = 0,
  273. },
  274. {
  275. .name = "nfc_ecc",
  276. .parent_ids = default_parent_ids,
  277. .num_parents = ARRAY_SIZE(default_parent_ids),
  278. .map = {
  279. BERLIN2_DIV_GATE(REG_CLKENABLE, 18),
  280. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 27),
  281. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 0),
  282. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 1),
  283. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 2),
  284. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 3),
  285. },
  286. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  287. .flags = 0,
  288. },
  289. {
  290. .name = "vpp",
  291. .parent_ids = default_parent_ids,
  292. .num_parents = ARRAY_SIZE(default_parent_ids),
  293. .map = {
  294. BERLIN2_DIV_GATE(REG_CLKENABLE, 21),
  295. BERLIN2_PLL_SELECT(REG_CLKSELECT2, 3),
  296. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 6),
  297. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 4),
  298. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 5),
  299. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 6),
  300. },
  301. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  302. .flags = 0,
  303. },
  304. {
  305. .name = "app",
  306. .parent_ids = default_parent_ids,
  307. .num_parents = ARRAY_SIZE(default_parent_ids),
  308. .map = {
  309. BERLIN2_DIV_GATE(REG_CLKENABLE, 20),
  310. BERLIN2_PLL_SELECT(REG_CLKSELECT2, 9),
  311. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 12),
  312. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 7),
  313. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 8),
  314. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 9),
  315. },
  316. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  317. .flags = 0,
  318. },
  319. {
  320. .name = "audio0",
  321. .parent_ids = (const u8 []){ AUDIO_FAST_PLL },
  322. .num_parents = 1,
  323. .map = {
  324. BERLIN2_DIV_GATE(REG_CLKENABLE, 22),
  325. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 17),
  326. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 10),
  327. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 11),
  328. },
  329. .div_flags = BERLIN2_DIV_HAS_GATE,
  330. .flags = 0,
  331. },
  332. {
  333. .name = "audio2",
  334. .parent_ids = (const u8 []){ AUDIO_FAST_PLL },
  335. .num_parents = 1,
  336. .map = {
  337. BERLIN2_DIV_GATE(REG_CLKENABLE, 24),
  338. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 20),
  339. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 14),
  340. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 15),
  341. },
  342. .div_flags = BERLIN2_DIV_HAS_GATE,
  343. .flags = 0,
  344. },
  345. {
  346. .name = "audio3",
  347. .parent_ids = (const u8 []){ AUDIO_FAST_PLL },
  348. .num_parents = 1,
  349. .map = {
  350. BERLIN2_DIV_GATE(REG_CLKENABLE, 25),
  351. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 23),
  352. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 16),
  353. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 17),
  354. },
  355. .div_flags = BERLIN2_DIV_HAS_GATE,
  356. .flags = 0,
  357. },
  358. {
  359. .name = "audio1",
  360. .parent_ids = (const u8 []){ AUDIO1_PLL },
  361. .num_parents = 1,
  362. .map = {
  363. BERLIN2_DIV_GATE(REG_CLKENABLE, 23),
  364. BERLIN2_DIV_SELECT(REG_CLKSELECT3, 0),
  365. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 12),
  366. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 13),
  367. },
  368. .div_flags = BERLIN2_DIV_HAS_GATE,
  369. .flags = 0,
  370. },
  371. {
  372. .name = "gfx3d_core",
  373. .parent_ids = default_parent_ids,
  374. .num_parents = ARRAY_SIZE(default_parent_ids),
  375. .map = {
  376. BERLIN2_SINGLE_DIV(REG_GFX3DCORE_CLKCTL),
  377. },
  378. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  379. .flags = 0,
  380. },
  381. {
  382. .name = "gfx3d_sys",
  383. .parent_ids = default_parent_ids,
  384. .num_parents = ARRAY_SIZE(default_parent_ids),
  385. .map = {
  386. BERLIN2_SINGLE_DIV(REG_GFX3DSYS_CLKCTL),
  387. },
  388. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  389. .flags = 0,
  390. },
  391. {
  392. .name = "arc",
  393. .parent_ids = default_parent_ids,
  394. .num_parents = ARRAY_SIZE(default_parent_ids),
  395. .map = {
  396. BERLIN2_SINGLE_DIV(REG_ARC_CLKCTL),
  397. },
  398. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  399. .flags = 0,
  400. },
  401. {
  402. .name = "vip",
  403. .parent_ids = default_parent_ids,
  404. .num_parents = ARRAY_SIZE(default_parent_ids),
  405. .map = {
  406. BERLIN2_SINGLE_DIV(REG_VIP_CLKCTL),
  407. },
  408. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  409. .flags = 0,
  410. },
  411. {
  412. .name = "sdio0xin",
  413. .parent_ids = default_parent_ids,
  414. .num_parents = ARRAY_SIZE(default_parent_ids),
  415. .map = {
  416. BERLIN2_SINGLE_DIV(REG_SDIO0XIN_CLKCTL),
  417. },
  418. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  419. .flags = 0,
  420. },
  421. {
  422. .name = "sdio1xin",
  423. .parent_ids = default_parent_ids,
  424. .num_parents = ARRAY_SIZE(default_parent_ids),
  425. .map = {
  426. BERLIN2_SINGLE_DIV(REG_SDIO1XIN_CLKCTL),
  427. },
  428. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  429. .flags = 0,
  430. },
  431. {
  432. .name = "gfx3d_extra",
  433. .parent_ids = default_parent_ids,
  434. .num_parents = ARRAY_SIZE(default_parent_ids),
  435. .map = {
  436. BERLIN2_SINGLE_DIV(REG_GFX3DEXTRA_CLKCTL),
  437. },
  438. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  439. .flags = 0,
  440. },
  441. {
  442. .name = "gc360",
  443. .parent_ids = default_parent_ids,
  444. .num_parents = ARRAY_SIZE(default_parent_ids),
  445. .map = {
  446. BERLIN2_SINGLE_DIV(REG_GC360_CLKCTL),
  447. },
  448. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  449. .flags = 0,
  450. },
  451. {
  452. .name = "sdio_dllmst",
  453. .parent_ids = default_parent_ids,
  454. .num_parents = ARRAY_SIZE(default_parent_ids),
  455. .map = {
  456. BERLIN2_SINGLE_DIV(REG_SDIO_DLLMST_CLKCTL),
  457. },
  458. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  459. .flags = 0,
  460. },
  461. };
  462. static const struct berlin2_gate_data bg2_gates[] __initconst = {
  463. { "geth0", "perif", 7 },
  464. { "geth1", "perif", 8 },
  465. { "sata", "perif", 9 },
  466. { "ahbapb", "perif", 10, CLK_IGNORE_UNUSED },
  467. { "usb0", "perif", 11 },
  468. { "usb1", "perif", 12 },
  469. { "pbridge", "perif", 13, CLK_IGNORE_UNUSED },
  470. { "sdio0", "perif", 14 },
  471. { "sdio1", "perif", 15 },
  472. { "nfc", "perif", 17 },
  473. { "smemc", "perif", 19 },
  474. { "audiohd", "audiohd_pll", 26 },
  475. { "video0", "video0_in", 27 },
  476. { "video1", "video1_in", 28 },
  477. { "video2", "video2_in", 29 },
  478. };
  479. static void __init berlin2_clock_setup(struct device_node *np)
  480. {
  481. struct device_node *parent_np = of_get_parent(np);
  482. const char *parent_names[9];
  483. struct clk *clk;
  484. struct clk_hw *hw;
  485. struct clk_hw **hws;
  486. u8 avpll_flags = 0;
  487. int n, ret;
  488. clk_data = kzalloc(struct_size(clk_data, hws, MAX_CLKS), GFP_KERNEL);
  489. if (!clk_data) {
  490. of_node_put(parent_np);
  491. return;
  492. }
  493. clk_data->num = MAX_CLKS;
  494. hws = clk_data->hws;
  495. gbase = of_iomap(parent_np, 0);
  496. of_node_put(parent_np);
  497. if (!gbase)
  498. return;
  499. /* overwrite default clock names with DT provided ones */
  500. clk = of_clk_get_by_name(np, clk_names[REFCLK]);
  501. if (!IS_ERR(clk)) {
  502. clk_names[REFCLK] = __clk_get_name(clk);
  503. clk_put(clk);
  504. }
  505. clk = of_clk_get_by_name(np, clk_names[VIDEO_EXT0]);
  506. if (!IS_ERR(clk)) {
  507. clk_names[VIDEO_EXT0] = __clk_get_name(clk);
  508. clk_put(clk);
  509. }
  510. /* simple register PLLs */
  511. ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_SYSPLLCTL0,
  512. clk_names[SYSPLL], clk_names[REFCLK], 0);
  513. if (ret)
  514. goto bg2_fail;
  515. ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_MEMPLLCTL0,
  516. clk_names[MEMPLL], clk_names[REFCLK], 0);
  517. if (ret)
  518. goto bg2_fail;
  519. ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_CPUPLLCTL0,
  520. clk_names[CPUPLL], clk_names[REFCLK], 0);
  521. if (ret)
  522. goto bg2_fail;
  523. if (of_device_is_compatible(np, "marvell,berlin2-global-register"))
  524. avpll_flags |= BERLIN2_AVPLL_SCRAMBLE_QUIRK;
  525. /* audio/video VCOs */
  526. ret = berlin2_avpll_vco_register(gbase + REG_AVPLLCTL0, "avpll_vcoA",
  527. clk_names[REFCLK], avpll_flags, 0);
  528. if (ret)
  529. goto bg2_fail;
  530. for (n = 0; n < 8; n++) {
  531. ret = berlin2_avpll_channel_register(gbase + REG_AVPLLCTL0,
  532. clk_names[AVPLL_A1 + n], n, "avpll_vcoA",
  533. avpll_flags, 0);
  534. if (ret)
  535. goto bg2_fail;
  536. }
  537. ret = berlin2_avpll_vco_register(gbase + REG_AVPLLCTL31, "avpll_vcoB",
  538. clk_names[REFCLK], BERLIN2_AVPLL_BIT_QUIRK |
  539. avpll_flags, 0);
  540. if (ret)
  541. goto bg2_fail;
  542. for (n = 0; n < 8; n++) {
  543. ret = berlin2_avpll_channel_register(gbase + REG_AVPLLCTL31,
  544. clk_names[AVPLL_B1 + n], n, "avpll_vcoB",
  545. BERLIN2_AVPLL_BIT_QUIRK | avpll_flags, 0);
  546. if (ret)
  547. goto bg2_fail;
  548. }
  549. /* reference clock bypass switches */
  550. parent_names[0] = clk_names[SYSPLL];
  551. parent_names[1] = clk_names[REFCLK];
  552. hw = clk_hw_register_mux(NULL, "syspll_byp", parent_names, 2,
  553. 0, gbase + REG_CLKSWITCH0, 0, 1, 0, &lock);
  554. if (IS_ERR(hw))
  555. goto bg2_fail;
  556. clk_names[SYSPLL] = clk_hw_get_name(hw);
  557. parent_names[0] = clk_names[MEMPLL];
  558. parent_names[1] = clk_names[REFCLK];
  559. hw = clk_hw_register_mux(NULL, "mempll_byp", parent_names, 2,
  560. 0, gbase + REG_CLKSWITCH0, 1, 1, 0, &lock);
  561. if (IS_ERR(hw))
  562. goto bg2_fail;
  563. clk_names[MEMPLL] = clk_hw_get_name(hw);
  564. parent_names[0] = clk_names[CPUPLL];
  565. parent_names[1] = clk_names[REFCLK];
  566. hw = clk_hw_register_mux(NULL, "cpupll_byp", parent_names, 2,
  567. 0, gbase + REG_CLKSWITCH0, 2, 1, 0, &lock);
  568. if (IS_ERR(hw))
  569. goto bg2_fail;
  570. clk_names[CPUPLL] = clk_hw_get_name(hw);
  571. /* clock muxes */
  572. parent_names[0] = clk_names[AVPLL_B3];
  573. parent_names[1] = clk_names[AVPLL_A3];
  574. hw = clk_hw_register_mux(NULL, clk_names[AUDIO1_PLL], parent_names, 2,
  575. 0, gbase + REG_CLKSELECT2, 29, 1, 0, &lock);
  576. if (IS_ERR(hw))
  577. goto bg2_fail;
  578. parent_names[0] = clk_names[VIDEO0_PLL];
  579. parent_names[1] = clk_names[VIDEO_EXT0];
  580. hw = clk_hw_register_mux(NULL, clk_names[VIDEO0_IN], parent_names, 2,
  581. 0, gbase + REG_CLKSELECT3, 4, 1, 0, &lock);
  582. if (IS_ERR(hw))
  583. goto bg2_fail;
  584. parent_names[0] = clk_names[VIDEO1_PLL];
  585. parent_names[1] = clk_names[VIDEO_EXT0];
  586. hw = clk_hw_register_mux(NULL, clk_names[VIDEO1_IN], parent_names, 2,
  587. 0, gbase + REG_CLKSELECT3, 6, 1, 0, &lock);
  588. if (IS_ERR(hw))
  589. goto bg2_fail;
  590. parent_names[0] = clk_names[AVPLL_A2];
  591. parent_names[1] = clk_names[AVPLL_B2];
  592. hw = clk_hw_register_mux(NULL, clk_names[VIDEO1_PLL], parent_names, 2,
  593. 0, gbase + REG_CLKSELECT3, 7, 1, 0, &lock);
  594. if (IS_ERR(hw))
  595. goto bg2_fail;
  596. parent_names[0] = clk_names[VIDEO2_PLL];
  597. parent_names[1] = clk_names[VIDEO_EXT0];
  598. hw = clk_hw_register_mux(NULL, clk_names[VIDEO2_IN], parent_names, 2,
  599. 0, gbase + REG_CLKSELECT3, 9, 1, 0, &lock);
  600. if (IS_ERR(hw))
  601. goto bg2_fail;
  602. parent_names[0] = clk_names[AVPLL_B1];
  603. parent_names[1] = clk_names[AVPLL_A5];
  604. hw = clk_hw_register_mux(NULL, clk_names[VIDEO2_PLL], parent_names, 2,
  605. 0, gbase + REG_CLKSELECT3, 10, 1, 0, &lock);
  606. if (IS_ERR(hw))
  607. goto bg2_fail;
  608. /* clock divider cells */
  609. for (n = 0; n < ARRAY_SIZE(bg2_divs); n++) {
  610. const struct berlin2_div_data *dd = &bg2_divs[n];
  611. int k;
  612. for (k = 0; k < dd->num_parents; k++)
  613. parent_names[k] = clk_names[dd->parent_ids[k]];
  614. hws[CLKID_SYS + n] = berlin2_div_register(&dd->map, gbase,
  615. dd->name, dd->div_flags, parent_names,
  616. dd->num_parents, dd->flags, &lock);
  617. }
  618. /* clock gate cells */
  619. for (n = 0; n < ARRAY_SIZE(bg2_gates); n++) {
  620. const struct berlin2_gate_data *gd = &bg2_gates[n];
  621. hws[CLKID_GETH0 + n] = clk_hw_register_gate(NULL, gd->name,
  622. gd->parent_name, gd->flags, gbase + REG_CLKENABLE,
  623. gd->bit_idx, 0, &lock);
  624. }
  625. /* twdclk is derived from cpu/3 */
  626. hws[CLKID_TWD] =
  627. clk_hw_register_fixed_factor(NULL, "twd", "cpu", 0, 1, 3);
  628. /* check for errors on leaf clocks */
  629. for (n = 0; n < MAX_CLKS; n++) {
  630. if (!IS_ERR(hws[n]))
  631. continue;
  632. pr_err("%pOF: Unable to register leaf clock %d\n", np, n);
  633. goto bg2_fail;
  634. }
  635. /* register clk-provider */
  636. of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
  637. return;
  638. bg2_fail:
  639. iounmap(gbase);
  640. }
  641. CLK_OF_DECLARE(berlin2_clk, "marvell,berlin2-clk",
  642. berlin2_clock_setup);