sama7g5.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SAMA7G5 PMC code.
  4. *
  5. * Copyright (C) 2020 Microchip Technology Inc. and its subsidiaries
  6. *
  7. * Author: Claudiu Beznea <[email protected]>
  8. *
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/slab.h>
  14. #include <dt-bindings/clock/at91.h>
  15. #include "pmc.h"
  16. #define SAMA7G5_INIT_TABLE(_table, _count) \
  17. do { \
  18. u8 _i; \
  19. for (_i = 0; _i < (_count); _i++) \
  20. (_table)[_i] = _i; \
  21. } while (0)
  22. #define SAMA7G5_FILL_TABLE(_to, _from, _count) \
  23. do { \
  24. u8 _i; \
  25. for (_i = 0; _i < (_count); _i++) { \
  26. (_to)[_i] = (_from)[_i]; \
  27. } \
  28. } while (0)
  29. static DEFINE_SPINLOCK(pmc_pll_lock);
  30. static DEFINE_SPINLOCK(pmc_mck0_lock);
  31. static DEFINE_SPINLOCK(pmc_mckX_lock);
  32. /*
  33. * PLL clocks identifiers
  34. * @PLL_ID_CPU: CPU PLL identifier
  35. * @PLL_ID_SYS: System PLL identifier
  36. * @PLL_ID_DDR: DDR PLL identifier
  37. * @PLL_ID_IMG: Image subsystem PLL identifier
  38. * @PLL_ID_BAUD: Baud PLL identifier
  39. * @PLL_ID_AUDIO: Audio PLL identifier
  40. * @PLL_ID_ETH: Ethernet PLL identifier
  41. */
  42. enum pll_ids {
  43. PLL_ID_CPU,
  44. PLL_ID_SYS,
  45. PLL_ID_DDR,
  46. PLL_ID_IMG,
  47. PLL_ID_BAUD,
  48. PLL_ID_AUDIO,
  49. PLL_ID_ETH,
  50. PLL_ID_MAX,
  51. };
  52. /*
  53. * PLL type identifiers
  54. * @PLL_TYPE_FRAC: fractional PLL identifier
  55. * @PLL_TYPE_DIV: divider PLL identifier
  56. */
  57. enum pll_type {
  58. PLL_TYPE_FRAC,
  59. PLL_TYPE_DIV,
  60. };
  61. /* Layout for fractional PLLs. */
  62. static const struct clk_pll_layout pll_layout_frac = {
  63. .mul_mask = GENMASK(31, 24),
  64. .frac_mask = GENMASK(21, 0),
  65. .mul_shift = 24,
  66. .frac_shift = 0,
  67. };
  68. /* Layout for DIVPMC dividers. */
  69. static const struct clk_pll_layout pll_layout_divpmc = {
  70. .div_mask = GENMASK(7, 0),
  71. .endiv_mask = BIT(29),
  72. .div_shift = 0,
  73. .endiv_shift = 29,
  74. };
  75. /* Layout for DIVIO dividers. */
  76. static const struct clk_pll_layout pll_layout_divio = {
  77. .div_mask = GENMASK(19, 12),
  78. .endiv_mask = BIT(30),
  79. .div_shift = 12,
  80. .endiv_shift = 30,
  81. };
  82. /*
  83. * CPU PLL output range.
  84. * Notice: The upper limit has been setup to 1000000002 due to hardware
  85. * block which cannot output exactly 1GHz.
  86. */
  87. static const struct clk_range cpu_pll_outputs[] = {
  88. { .min = 2343750, .max = 1000000002 },
  89. };
  90. /* PLL output range. */
  91. static const struct clk_range pll_outputs[] = {
  92. { .min = 2343750, .max = 1200000000 },
  93. };
  94. /* CPU PLL characteristics. */
  95. static const struct clk_pll_characteristics cpu_pll_characteristics = {
  96. .input = { .min = 12000000, .max = 50000000 },
  97. .num_output = ARRAY_SIZE(cpu_pll_outputs),
  98. .output = cpu_pll_outputs,
  99. };
  100. /* PLL characteristics. */
  101. static const struct clk_pll_characteristics pll_characteristics = {
  102. .input = { .min = 12000000, .max = 50000000 },
  103. .num_output = ARRAY_SIZE(pll_outputs),
  104. .output = pll_outputs,
  105. };
  106. /*
  107. * PLL clocks description
  108. * @n: clock name
  109. * @p: clock parent
  110. * @l: clock layout
  111. * @c: clock characteristics
  112. * @t: clock type
  113. * @f: clock flags
  114. * @eid: export index in sama7g5->chws[] array
  115. * @safe_div: intermediate divider need to be set on PRE_RATE_CHANGE
  116. * notification
  117. */
  118. static const struct {
  119. const char *n;
  120. const char *p;
  121. const struct clk_pll_layout *l;
  122. const struct clk_pll_characteristics *c;
  123. unsigned long f;
  124. u8 t;
  125. u8 eid;
  126. u8 safe_div;
  127. } sama7g5_plls[][PLL_ID_MAX] = {
  128. [PLL_ID_CPU] = {
  129. { .n = "cpupll_fracck",
  130. .p = "mainck",
  131. .l = &pll_layout_frac,
  132. .c = &cpu_pll_characteristics,
  133. .t = PLL_TYPE_FRAC,
  134. /*
  135. * This feeds cpupll_divpmcck which feeds CPU. It should
  136. * not be disabled.
  137. */
  138. .f = CLK_IS_CRITICAL, },
  139. { .n = "cpupll_divpmcck",
  140. .p = "cpupll_fracck",
  141. .l = &pll_layout_divpmc,
  142. .c = &cpu_pll_characteristics,
  143. .t = PLL_TYPE_DIV,
  144. /* This feeds CPU. It should not be disabled. */
  145. .f = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  146. .eid = PMC_CPUPLL,
  147. /*
  148. * Safe div=15 should be safe even for switching b/w 1GHz and
  149. * 90MHz (frac pll might go up to 1.2GHz).
  150. */
  151. .safe_div = 15, },
  152. },
  153. [PLL_ID_SYS] = {
  154. { .n = "syspll_fracck",
  155. .p = "mainck",
  156. .l = &pll_layout_frac,
  157. .c = &pll_characteristics,
  158. .t = PLL_TYPE_FRAC,
  159. /*
  160. * This feeds syspll_divpmcck which may feed critical parts
  161. * of the systems like timers. Therefore it should not be
  162. * disabled.
  163. */
  164. .f = CLK_IS_CRITICAL | CLK_SET_RATE_GATE, },
  165. { .n = "syspll_divpmcck",
  166. .p = "syspll_fracck",
  167. .l = &pll_layout_divpmc,
  168. .c = &pll_characteristics,
  169. .t = PLL_TYPE_DIV,
  170. /*
  171. * This may feed critical parts of the systems like timers.
  172. * Therefore it should not be disabled.
  173. */
  174. .f = CLK_IS_CRITICAL | CLK_SET_RATE_GATE,
  175. .eid = PMC_SYSPLL, },
  176. },
  177. [PLL_ID_DDR] = {
  178. { .n = "ddrpll_fracck",
  179. .p = "mainck",
  180. .l = &pll_layout_frac,
  181. .c = &pll_characteristics,
  182. .t = PLL_TYPE_FRAC,
  183. /*
  184. * This feeds ddrpll_divpmcck which feeds DDR. It should not
  185. * be disabled.
  186. */
  187. .f = CLK_IS_CRITICAL | CLK_SET_RATE_GATE, },
  188. { .n = "ddrpll_divpmcck",
  189. .p = "ddrpll_fracck",
  190. .l = &pll_layout_divpmc,
  191. .c = &pll_characteristics,
  192. .t = PLL_TYPE_DIV,
  193. /* This feeds DDR. It should not be disabled. */
  194. .f = CLK_IS_CRITICAL | CLK_SET_RATE_GATE, },
  195. },
  196. [PLL_ID_IMG] = {
  197. { .n = "imgpll_fracck",
  198. .p = "mainck",
  199. .l = &pll_layout_frac,
  200. .c = &pll_characteristics,
  201. .t = PLL_TYPE_FRAC,
  202. .f = CLK_SET_RATE_GATE, },
  203. { .n = "imgpll_divpmcck",
  204. .p = "imgpll_fracck",
  205. .l = &pll_layout_divpmc,
  206. .c = &pll_characteristics,
  207. .t = PLL_TYPE_DIV,
  208. .f = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE |
  209. CLK_SET_RATE_PARENT, },
  210. },
  211. [PLL_ID_BAUD] = {
  212. { .n = "baudpll_fracck",
  213. .p = "mainck",
  214. .l = &pll_layout_frac,
  215. .c = &pll_characteristics,
  216. .t = PLL_TYPE_FRAC,
  217. .f = CLK_SET_RATE_GATE, },
  218. { .n = "baudpll_divpmcck",
  219. .p = "baudpll_fracck",
  220. .l = &pll_layout_divpmc,
  221. .c = &pll_characteristics,
  222. .t = PLL_TYPE_DIV,
  223. .f = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE |
  224. CLK_SET_RATE_PARENT, },
  225. },
  226. [PLL_ID_AUDIO] = {
  227. { .n = "audiopll_fracck",
  228. .p = "main_xtal",
  229. .l = &pll_layout_frac,
  230. .c = &pll_characteristics,
  231. .t = PLL_TYPE_FRAC,
  232. .f = CLK_SET_RATE_GATE, },
  233. { .n = "audiopll_divpmcck",
  234. .p = "audiopll_fracck",
  235. .l = &pll_layout_divpmc,
  236. .c = &pll_characteristics,
  237. .t = PLL_TYPE_DIV,
  238. .f = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE |
  239. CLK_SET_RATE_PARENT,
  240. .eid = PMC_AUDIOPMCPLL, },
  241. { .n = "audiopll_diviock",
  242. .p = "audiopll_fracck",
  243. .l = &pll_layout_divio,
  244. .c = &pll_characteristics,
  245. .t = PLL_TYPE_DIV,
  246. .f = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE |
  247. CLK_SET_RATE_PARENT,
  248. .eid = PMC_AUDIOIOPLL, },
  249. },
  250. [PLL_ID_ETH] = {
  251. { .n = "ethpll_fracck",
  252. .p = "main_xtal",
  253. .l = &pll_layout_frac,
  254. .c = &pll_characteristics,
  255. .t = PLL_TYPE_FRAC,
  256. .f = CLK_SET_RATE_GATE, },
  257. { .n = "ethpll_divpmcck",
  258. .p = "ethpll_fracck",
  259. .l = &pll_layout_divpmc,
  260. .c = &pll_characteristics,
  261. .t = PLL_TYPE_DIV,
  262. .f = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE |
  263. CLK_SET_RATE_PARENT, },
  264. },
  265. };
  266. /*
  267. * Master clock (MCK[1..4]) description
  268. * @n: clock name
  269. * @ep: extra parents names array
  270. * @ep_chg_chg_id: index in parents array that specifies the changeable
  271. * parent
  272. * @ep_count: extra parents count
  273. * @ep_mux_table: mux table for extra parents
  274. * @id: clock id
  275. * @eid: export index in sama7g5->chws[] array
  276. * @c: true if clock is critical and cannot be disabled
  277. */
  278. static const struct {
  279. const char *n;
  280. const char *ep[4];
  281. int ep_chg_id;
  282. u8 ep_count;
  283. u8 ep_mux_table[4];
  284. u8 id;
  285. u8 eid;
  286. u8 c;
  287. } sama7g5_mckx[] = {
  288. { .n = "mck1",
  289. .id = 1,
  290. .ep = { "syspll_divpmcck", },
  291. .ep_mux_table = { 5, },
  292. .ep_count = 1,
  293. .ep_chg_id = INT_MIN,
  294. .eid = PMC_MCK1,
  295. .c = 1, },
  296. { .n = "mck2",
  297. .id = 2,
  298. .ep = { "ddrpll_divpmcck", },
  299. .ep_mux_table = { 6, },
  300. .ep_count = 1,
  301. .ep_chg_id = INT_MIN,
  302. .c = 1, },
  303. { .n = "mck3",
  304. .id = 3,
  305. .ep = { "syspll_divpmcck", "ddrpll_divpmcck", "imgpll_divpmcck", },
  306. .ep_mux_table = { 5, 6, 7, },
  307. .ep_count = 3,
  308. .ep_chg_id = 5, },
  309. { .n = "mck4",
  310. .id = 4,
  311. .ep = { "syspll_divpmcck", },
  312. .ep_mux_table = { 5, },
  313. .ep_count = 1,
  314. .ep_chg_id = INT_MIN,
  315. .c = 1, },
  316. };
  317. /*
  318. * System clock description
  319. * @n: clock name
  320. * @p: clock parent name
  321. * @id: clock id
  322. */
  323. static const struct {
  324. const char *n;
  325. const char *p;
  326. u8 id;
  327. } sama7g5_systemck[] = {
  328. { .n = "pck0", .p = "prog0", .id = 8, },
  329. { .n = "pck1", .p = "prog1", .id = 9, },
  330. { .n = "pck2", .p = "prog2", .id = 10, },
  331. { .n = "pck3", .p = "prog3", .id = 11, },
  332. { .n = "pck4", .p = "prog4", .id = 12, },
  333. { .n = "pck5", .p = "prog5", .id = 13, },
  334. { .n = "pck6", .p = "prog6", .id = 14, },
  335. { .n = "pck7", .p = "prog7", .id = 15, },
  336. };
  337. /* Mux table for programmable clocks. */
  338. static u32 sama7g5_prog_mux_table[] = { 0, 1, 2, 5, 6, 7, 8, 9, 10, };
  339. /*
  340. * Peripheral clock description
  341. * @n: clock name
  342. * @p: clock parent name
  343. * @r: clock range values
  344. * @id: clock id
  345. * @chgp: index in parent array of the changeable parent
  346. */
  347. static const struct {
  348. const char *n;
  349. const char *p;
  350. struct clk_range r;
  351. u8 chgp;
  352. u8 id;
  353. } sama7g5_periphck[] = {
  354. { .n = "pioA_clk", .p = "mck0", .id = 11, },
  355. { .n = "securam_clk", .p = "mck0", .id = 18, },
  356. { .n = "sfr_clk", .p = "mck1", .id = 19, },
  357. { .n = "hsmc_clk", .p = "mck1", .id = 21, },
  358. { .n = "xdmac0_clk", .p = "mck1", .id = 22, },
  359. { .n = "xdmac1_clk", .p = "mck1", .id = 23, },
  360. { .n = "xdmac2_clk", .p = "mck1", .id = 24, },
  361. { .n = "acc_clk", .p = "mck1", .id = 25, },
  362. { .n = "aes_clk", .p = "mck1", .id = 27, },
  363. { .n = "tzaesbasc_clk", .p = "mck1", .id = 28, },
  364. { .n = "asrc_clk", .p = "mck1", .id = 30, .r = { .max = 200000000, }, },
  365. { .n = "cpkcc_clk", .p = "mck0", .id = 32, },
  366. { .n = "csi_clk", .p = "mck3", .id = 33, .r = { .max = 266000000, }, .chgp = 1, },
  367. { .n = "csi2dc_clk", .p = "mck3", .id = 34, .r = { .max = 266000000, }, .chgp = 1, },
  368. { .n = "eic_clk", .p = "mck1", .id = 37, },
  369. { .n = "flex0_clk", .p = "mck1", .id = 38, },
  370. { .n = "flex1_clk", .p = "mck1", .id = 39, },
  371. { .n = "flex2_clk", .p = "mck1", .id = 40, },
  372. { .n = "flex3_clk", .p = "mck1", .id = 41, },
  373. { .n = "flex4_clk", .p = "mck1", .id = 42, },
  374. { .n = "flex5_clk", .p = "mck1", .id = 43, },
  375. { .n = "flex6_clk", .p = "mck1", .id = 44, },
  376. { .n = "flex7_clk", .p = "mck1", .id = 45, },
  377. { .n = "flex8_clk", .p = "mck1", .id = 46, },
  378. { .n = "flex9_clk", .p = "mck1", .id = 47, },
  379. { .n = "flex10_clk", .p = "mck1", .id = 48, },
  380. { .n = "flex11_clk", .p = "mck1", .id = 49, },
  381. { .n = "gmac0_clk", .p = "mck1", .id = 51, },
  382. { .n = "gmac1_clk", .p = "mck1", .id = 52, },
  383. { .n = "icm_clk", .p = "mck1", .id = 55, },
  384. { .n = "isc_clk", .p = "mck3", .id = 56, .r = { .max = 266000000, }, .chgp = 1, },
  385. { .n = "i2smcc0_clk", .p = "mck1", .id = 57, .r = { .max = 200000000, }, },
  386. { .n = "i2smcc1_clk", .p = "mck1", .id = 58, .r = { .max = 200000000, }, },
  387. { .n = "matrix_clk", .p = "mck1", .id = 60, },
  388. { .n = "mcan0_clk", .p = "mck1", .id = 61, .r = { .max = 200000000, }, },
  389. { .n = "mcan1_clk", .p = "mck1", .id = 62, .r = { .max = 200000000, }, },
  390. { .n = "mcan2_clk", .p = "mck1", .id = 63, .r = { .max = 200000000, }, },
  391. { .n = "mcan3_clk", .p = "mck1", .id = 64, .r = { .max = 200000000, }, },
  392. { .n = "mcan4_clk", .p = "mck1", .id = 65, .r = { .max = 200000000, }, },
  393. { .n = "mcan5_clk", .p = "mck1", .id = 66, .r = { .max = 200000000, }, },
  394. { .n = "pdmc0_clk", .p = "mck1", .id = 68, .r = { .max = 200000000, }, },
  395. { .n = "pdmc1_clk", .p = "mck1", .id = 69, .r = { .max = 200000000, }, },
  396. { .n = "pit64b0_clk", .p = "mck1", .id = 70, },
  397. { .n = "pit64b1_clk", .p = "mck1", .id = 71, },
  398. { .n = "pit64b2_clk", .p = "mck1", .id = 72, },
  399. { .n = "pit64b3_clk", .p = "mck1", .id = 73, },
  400. { .n = "pit64b4_clk", .p = "mck1", .id = 74, },
  401. { .n = "pit64b5_clk", .p = "mck1", .id = 75, },
  402. { .n = "pwm_clk", .p = "mck1", .id = 77, },
  403. { .n = "qspi0_clk", .p = "mck1", .id = 78, },
  404. { .n = "qspi1_clk", .p = "mck1", .id = 79, },
  405. { .n = "sdmmc0_clk", .p = "mck1", .id = 80, },
  406. { .n = "sdmmc1_clk", .p = "mck1", .id = 81, },
  407. { .n = "sdmmc2_clk", .p = "mck1", .id = 82, },
  408. { .n = "sha_clk", .p = "mck1", .id = 83, },
  409. { .n = "spdifrx_clk", .p = "mck1", .id = 84, .r = { .max = 200000000, }, },
  410. { .n = "spdiftx_clk", .p = "mck1", .id = 85, .r = { .max = 200000000, }, },
  411. { .n = "ssc0_clk", .p = "mck1", .id = 86, .r = { .max = 200000000, }, },
  412. { .n = "ssc1_clk", .p = "mck1", .id = 87, .r = { .max = 200000000, }, },
  413. { .n = "tcb0_ch0_clk", .p = "mck1", .id = 88, .r = { .max = 200000000, }, },
  414. { .n = "tcb0_ch1_clk", .p = "mck1", .id = 89, .r = { .max = 200000000, }, },
  415. { .n = "tcb0_ch2_clk", .p = "mck1", .id = 90, .r = { .max = 200000000, }, },
  416. { .n = "tcb1_ch0_clk", .p = "mck1", .id = 91, .r = { .max = 200000000, }, },
  417. { .n = "tcb1_ch1_clk", .p = "mck1", .id = 92, .r = { .max = 200000000, }, },
  418. { .n = "tcb1_ch2_clk", .p = "mck1", .id = 93, .r = { .max = 200000000, }, },
  419. { .n = "tcpca_clk", .p = "mck1", .id = 94, },
  420. { .n = "tcpcb_clk", .p = "mck1", .id = 95, },
  421. { .n = "tdes_clk", .p = "mck1", .id = 96, },
  422. { .n = "trng_clk", .p = "mck1", .id = 97, },
  423. { .n = "udphsa_clk", .p = "mck1", .id = 104, },
  424. { .n = "udphsb_clk", .p = "mck1", .id = 105, },
  425. { .n = "uhphs_clk", .p = "mck1", .id = 106, },
  426. };
  427. /*
  428. * Generic clock description
  429. * @n: clock name
  430. * @pp: PLL parents
  431. * @pp_mux_table: PLL parents mux table
  432. * @r: clock output range
  433. * @pp_chg_id: id in parent array of changeable PLL parent
  434. * @pp_count: PLL parents count
  435. * @id: clock id
  436. */
  437. static const struct {
  438. const char *n;
  439. const char *pp[8];
  440. const char pp_mux_table[8];
  441. struct clk_range r;
  442. int pp_chg_id;
  443. u8 pp_count;
  444. u8 id;
  445. } sama7g5_gck[] = {
  446. { .n = "adc_gclk",
  447. .id = 26,
  448. .r = { .max = 100000000, },
  449. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "audiopll_divpmcck", },
  450. .pp_mux_table = { 5, 7, 9, },
  451. .pp_count = 3,
  452. .pp_chg_id = INT_MIN, },
  453. { .n = "asrc_gclk",
  454. .id = 30,
  455. .r = { .max = 200000000 },
  456. .pp = { "audiopll_divpmcck", },
  457. .pp_mux_table = { 9, },
  458. .pp_count = 1,
  459. .pp_chg_id = 3, },
  460. { .n = "csi_gclk",
  461. .id = 33,
  462. .r = { .max = 27000000 },
  463. .pp = { "ddrpll_divpmcck", "imgpll_divpmcck", },
  464. .pp_mux_table = { 6, 7, },
  465. .pp_count = 2,
  466. .pp_chg_id = INT_MIN, },
  467. { .n = "flex0_gclk",
  468. .id = 38,
  469. .r = { .max = 200000000 },
  470. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  471. .pp_mux_table = { 5, 8, },
  472. .pp_count = 2,
  473. .pp_chg_id = INT_MIN, },
  474. { .n = "flex1_gclk",
  475. .id = 39,
  476. .r = { .max = 200000000 },
  477. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  478. .pp_mux_table = { 5, 8, },
  479. .pp_count = 2,
  480. .pp_chg_id = INT_MIN, },
  481. { .n = "flex2_gclk",
  482. .id = 40,
  483. .r = { .max = 200000000 },
  484. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  485. .pp_mux_table = { 5, 8, },
  486. .pp_count = 2,
  487. .pp_chg_id = INT_MIN, },
  488. { .n = "flex3_gclk",
  489. .id = 41,
  490. .r = { .max = 200000000 },
  491. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  492. .pp_mux_table = { 5, 8, },
  493. .pp_count = 2,
  494. .pp_chg_id = INT_MIN, },
  495. { .n = "flex4_gclk",
  496. .id = 42,
  497. .r = { .max = 200000000 },
  498. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  499. .pp_mux_table = { 5, 8, },
  500. .pp_count = 2,
  501. .pp_chg_id = INT_MIN, },
  502. { .n = "flex5_gclk",
  503. .id = 43,
  504. .r = { .max = 200000000 },
  505. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  506. .pp_mux_table = { 5, 8, },
  507. .pp_count = 2,
  508. .pp_chg_id = INT_MIN, },
  509. { .n = "flex6_gclk",
  510. .id = 44,
  511. .r = { .max = 200000000 },
  512. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  513. .pp_mux_table = { 5, 8, },
  514. .pp_count = 2,
  515. .pp_chg_id = INT_MIN, },
  516. { .n = "flex7_gclk",
  517. .id = 45,
  518. .r = { .max = 200000000 },
  519. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  520. .pp_mux_table = { 5, 8, },
  521. .pp_count = 2,
  522. .pp_chg_id = INT_MIN, },
  523. { .n = "flex8_gclk",
  524. .id = 46,
  525. .r = { .max = 200000000 },
  526. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  527. .pp_mux_table = { 5, 8, },
  528. .pp_count = 2,
  529. .pp_chg_id = INT_MIN, },
  530. { .n = "flex9_gclk",
  531. .id = 47,
  532. .r = { .max = 200000000 },
  533. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  534. .pp_mux_table = { 5, 8, },
  535. .pp_count = 2,
  536. .pp_chg_id = INT_MIN, },
  537. { .n = "flex10_gclk",
  538. .id = 48,
  539. .r = { .max = 200000000 },
  540. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  541. .pp_mux_table = { 5, 8, },
  542. .pp_count = 2,
  543. .pp_chg_id = INT_MIN, },
  544. { .n = "flex11_gclk",
  545. .id = 49,
  546. .r = { .max = 200000000 },
  547. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  548. .pp_mux_table = { 5, 8, },
  549. .pp_count = 2,
  550. .pp_chg_id = INT_MIN, },
  551. { .n = "gmac0_gclk",
  552. .id = 51,
  553. .r = { .max = 125000000 },
  554. .pp = { "ethpll_divpmcck", },
  555. .pp_mux_table = { 10, },
  556. .pp_count = 1,
  557. .pp_chg_id = 3, },
  558. { .n = "gmac1_gclk",
  559. .id = 52,
  560. .r = { .max = 50000000 },
  561. .pp = { "ethpll_divpmcck", },
  562. .pp_mux_table = { 10, },
  563. .pp_count = 1,
  564. .pp_chg_id = INT_MIN, },
  565. { .n = "gmac0_tsu_gclk",
  566. .id = 53,
  567. .r = { .max = 300000000 },
  568. .pp = { "audiopll_divpmcck", "ethpll_divpmcck", },
  569. .pp_mux_table = { 9, 10, },
  570. .pp_count = 2,
  571. .pp_chg_id = INT_MIN, },
  572. { .n = "gmac1_tsu_gclk",
  573. .id = 54,
  574. .r = { .max = 300000000 },
  575. .pp = { "audiopll_divpmcck", "ethpll_divpmcck", },
  576. .pp_mux_table = { 9, 10, },
  577. .pp_count = 2,
  578. .pp_chg_id = INT_MIN, },
  579. { .n = "i2smcc0_gclk",
  580. .id = 57,
  581. .r = { .max = 100000000 },
  582. .pp = { "syspll_divpmcck", "audiopll_divpmcck", },
  583. .pp_mux_table = { 5, 9, },
  584. .pp_count = 2,
  585. .pp_chg_id = 4, },
  586. { .n = "i2smcc1_gclk",
  587. .id = 58,
  588. .r = { .max = 100000000 },
  589. .pp = { "syspll_divpmcck", "audiopll_divpmcck", },
  590. .pp_mux_table = { 5, 9, },
  591. .pp_count = 2,
  592. .pp_chg_id = 4, },
  593. { .n = "mcan0_gclk",
  594. .id = 61,
  595. .r = { .max = 200000000 },
  596. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  597. .pp_mux_table = { 5, 8, },
  598. .pp_count = 2,
  599. .pp_chg_id = INT_MIN, },
  600. { .n = "mcan1_gclk",
  601. .id = 62,
  602. .r = { .max = 200000000 },
  603. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  604. .pp_mux_table = { 5, 8, },
  605. .pp_count = 2,
  606. .pp_chg_id = INT_MIN, },
  607. { .n = "mcan2_gclk",
  608. .id = 63,
  609. .r = { .max = 200000000 },
  610. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  611. .pp_mux_table = { 5, 8, },
  612. .pp_count = 2,
  613. .pp_chg_id = INT_MIN, },
  614. { .n = "mcan3_gclk",
  615. .id = 64,
  616. .r = { .max = 200000000 },
  617. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  618. .pp_mux_table = { 5, 8, },
  619. .pp_count = 2,
  620. .pp_chg_id = INT_MIN, },
  621. { .n = "mcan4_gclk",
  622. .id = 65,
  623. .r = { .max = 200000000 },
  624. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  625. .pp_mux_table = { 5, 8, },
  626. .pp_count = 2,
  627. .pp_chg_id = INT_MIN, },
  628. { .n = "mcan5_gclk",
  629. .id = 66,
  630. .r = { .max = 200000000 },
  631. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  632. .pp_mux_table = { 5, 8, },
  633. .pp_count = 2,
  634. .pp_chg_id = INT_MIN, },
  635. { .n = "pdmc0_gclk",
  636. .id = 68,
  637. .r = { .max = 50000000 },
  638. .pp = { "syspll_divpmcck", "audiopll_divpmcck", },
  639. .pp_mux_table = { 5, 9, },
  640. .pp_count = 2,
  641. .pp_chg_id = INT_MIN, },
  642. { .n = "pdmc1_gclk",
  643. .id = 69,
  644. .r = { .max = 50000000, },
  645. .pp = { "syspll_divpmcck", "audiopll_divpmcck", },
  646. .pp_mux_table = { 5, 9, },
  647. .pp_count = 2,
  648. .pp_chg_id = INT_MIN, },
  649. { .n = "pit64b0_gclk",
  650. .id = 70,
  651. .r = { .max = 200000000 },
  652. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  653. "audiopll_divpmcck", "ethpll_divpmcck", },
  654. .pp_mux_table = { 5, 7, 8, 9, 10, },
  655. .pp_count = 5,
  656. .pp_chg_id = INT_MIN, },
  657. { .n = "pit64b1_gclk",
  658. .id = 71,
  659. .r = { .max = 200000000 },
  660. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  661. "audiopll_divpmcck", "ethpll_divpmcck", },
  662. .pp_mux_table = { 5, 7, 8, 9, 10, },
  663. .pp_count = 5,
  664. .pp_chg_id = INT_MIN, },
  665. { .n = "pit64b2_gclk",
  666. .id = 72,
  667. .r = { .max = 200000000 },
  668. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  669. "audiopll_divpmcck", "ethpll_divpmcck", },
  670. .pp_mux_table = { 5, 7, 8, 9, 10, },
  671. .pp_count = 5,
  672. .pp_chg_id = INT_MIN, },
  673. { .n = "pit64b3_gclk",
  674. .id = 73,
  675. .r = { .max = 200000000 },
  676. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  677. "audiopll_divpmcck", "ethpll_divpmcck", },
  678. .pp_mux_table = { 5, 7, 8, 9, 10, },
  679. .pp_count = 5,
  680. .pp_chg_id = INT_MIN, },
  681. { .n = "pit64b4_gclk",
  682. .id = 74,
  683. .r = { .max = 200000000 },
  684. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  685. "audiopll_divpmcck", "ethpll_divpmcck", },
  686. .pp_mux_table = { 5, 7, 8, 9, 10, },
  687. .pp_count = 5,
  688. .pp_chg_id = INT_MIN, },
  689. { .n = "pit64b5_gclk",
  690. .id = 75,
  691. .r = { .max = 200000000 },
  692. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  693. "audiopll_divpmcck", "ethpll_divpmcck", },
  694. .pp_mux_table = { 5, 7, 8, 9, 10, },
  695. .pp_count = 5,
  696. .pp_chg_id = INT_MIN, },
  697. { .n = "qspi0_gclk",
  698. .id = 78,
  699. .r = { .max = 200000000 },
  700. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  701. .pp_mux_table = { 5, 8, },
  702. .pp_count = 2,
  703. .pp_chg_id = INT_MIN, },
  704. { .n = "qspi1_gclk",
  705. .id = 79,
  706. .r = { .max = 200000000 },
  707. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  708. .pp_mux_table = { 5, 8, },
  709. .pp_count = 2,
  710. .pp_chg_id = INT_MIN, },
  711. { .n = "sdmmc0_gclk",
  712. .id = 80,
  713. .r = { .max = 208000000 },
  714. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  715. .pp_mux_table = { 5, 8, },
  716. .pp_count = 2,
  717. .pp_chg_id = 4, },
  718. { .n = "sdmmc1_gclk",
  719. .id = 81,
  720. .r = { .max = 208000000 },
  721. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  722. .pp_mux_table = { 5, 8, },
  723. .pp_count = 2,
  724. .pp_chg_id = 4, },
  725. { .n = "sdmmc2_gclk",
  726. .id = 82,
  727. .r = { .max = 208000000 },
  728. .pp = { "syspll_divpmcck", "baudpll_divpmcck", },
  729. .pp_mux_table = { 5, 8, },
  730. .pp_count = 2,
  731. .pp_chg_id = 4, },
  732. { .n = "spdifrx_gclk",
  733. .id = 84,
  734. .r = { .max = 150000000 },
  735. .pp = { "syspll_divpmcck", "audiopll_divpmcck", },
  736. .pp_mux_table = { 5, 9, },
  737. .pp_count = 2,
  738. .pp_chg_id = 4, },
  739. { .n = "spdiftx_gclk",
  740. .id = 85,
  741. .r = { .max = 25000000 },
  742. .pp = { "syspll_divpmcck", "audiopll_divpmcck", },
  743. .pp_mux_table = { 5, 9, },
  744. .pp_count = 2,
  745. .pp_chg_id = 4, },
  746. { .n = "tcb0_ch0_gclk",
  747. .id = 88,
  748. .r = { .max = 200000000 },
  749. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  750. "audiopll_divpmcck", "ethpll_divpmcck", },
  751. .pp_mux_table = { 5, 7, 8, 9, 10, },
  752. .pp_count = 5,
  753. .pp_chg_id = INT_MIN, },
  754. { .n = "tcb1_ch0_gclk",
  755. .id = 91,
  756. .r = { .max = 200000000 },
  757. .pp = { "syspll_divpmcck", "imgpll_divpmcck", "baudpll_divpmcck",
  758. "audiopll_divpmcck", "ethpll_divpmcck", },
  759. .pp_mux_table = { 5, 7, 8, 9, 10, },
  760. .pp_count = 5,
  761. .pp_chg_id = INT_MIN, },
  762. { .n = "tcpca_gclk",
  763. .id = 94,
  764. .r = { .max = 32768, },
  765. .pp_chg_id = INT_MIN, },
  766. { .n = "tcpcb_gclk",
  767. .id = 95,
  768. .r = { .max = 32768, },
  769. .pp_chg_id = INT_MIN, },
  770. };
  771. /* MCK0 characteristics. */
  772. static const struct clk_master_characteristics mck0_characteristics = {
  773. .output = { .min = 32768, .max = 200000000 },
  774. .divisors = { 1, 2, 4, 3, 5 },
  775. .have_div3_pres = 1,
  776. };
  777. /* MCK0 layout. */
  778. static const struct clk_master_layout mck0_layout = {
  779. .mask = 0x773,
  780. .pres_shift = 4,
  781. .offset = 0x28,
  782. };
  783. /* Programmable clock layout. */
  784. static const struct clk_programmable_layout programmable_layout = {
  785. .pres_mask = 0xff,
  786. .pres_shift = 8,
  787. .css_mask = 0x1f,
  788. .have_slck_mck = 0,
  789. .is_pres_direct = 1,
  790. };
  791. /* Peripheral clock layout. */
  792. static const struct clk_pcr_layout sama7g5_pcr_layout = {
  793. .offset = 0x88,
  794. .cmd = BIT(31),
  795. .gckcss_mask = GENMASK(12, 8),
  796. .pid_mask = GENMASK(6, 0),
  797. };
  798. static void __init sama7g5_pmc_setup(struct device_node *np)
  799. {
  800. const char *td_slck_name, *md_slck_name, *mainxtal_name;
  801. struct pmc_data *sama7g5_pmc;
  802. const char *parent_names[10];
  803. void **alloc_mem = NULL;
  804. int alloc_mem_size = 0;
  805. struct regmap *regmap;
  806. struct clk_hw *hw;
  807. bool bypass;
  808. int i, j;
  809. i = of_property_match_string(np, "clock-names", "td_slck");
  810. if (i < 0)
  811. return;
  812. td_slck_name = of_clk_get_parent_name(np, i);
  813. i = of_property_match_string(np, "clock-names", "md_slck");
  814. if (i < 0)
  815. return;
  816. md_slck_name = of_clk_get_parent_name(np, i);
  817. i = of_property_match_string(np, "clock-names", "main_xtal");
  818. if (i < 0)
  819. return;
  820. mainxtal_name = of_clk_get_parent_name(np, i);
  821. regmap = device_node_to_regmap(np);
  822. if (IS_ERR(regmap))
  823. return;
  824. sama7g5_pmc = pmc_data_allocate(PMC_MCK1 + 1,
  825. nck(sama7g5_systemck),
  826. nck(sama7g5_periphck),
  827. nck(sama7g5_gck), 8);
  828. if (!sama7g5_pmc)
  829. return;
  830. alloc_mem = kmalloc(sizeof(void *) *
  831. (ARRAY_SIZE(sama7g5_mckx) + ARRAY_SIZE(sama7g5_gck)),
  832. GFP_KERNEL);
  833. if (!alloc_mem)
  834. goto err_free;
  835. hw = at91_clk_register_main_rc_osc(regmap, "main_rc_osc", 12000000,
  836. 50000000);
  837. if (IS_ERR(hw))
  838. goto err_free;
  839. bypass = of_property_read_bool(np, "atmel,osc-bypass");
  840. hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
  841. bypass);
  842. if (IS_ERR(hw))
  843. goto err_free;
  844. parent_names[0] = "main_rc_osc";
  845. parent_names[1] = "main_osc";
  846. hw = at91_clk_register_sam9x5_main(regmap, "mainck", parent_names, 2);
  847. if (IS_ERR(hw))
  848. goto err_free;
  849. sama7g5_pmc->chws[PMC_MAIN] = hw;
  850. for (i = 0; i < PLL_ID_MAX; i++) {
  851. for (j = 0; j < 3; j++) {
  852. struct clk_hw *parent_hw;
  853. if (!sama7g5_plls[i][j].n)
  854. continue;
  855. switch (sama7g5_plls[i][j].t) {
  856. case PLL_TYPE_FRAC:
  857. if (!strcmp(sama7g5_plls[i][j].p, "mainck"))
  858. parent_hw = sama7g5_pmc->chws[PMC_MAIN];
  859. else
  860. parent_hw = __clk_get_hw(of_clk_get_by_name(np,
  861. sama7g5_plls[i][j].p));
  862. hw = sam9x60_clk_register_frac_pll(regmap,
  863. &pmc_pll_lock, sama7g5_plls[i][j].n,
  864. sama7g5_plls[i][j].p, parent_hw, i,
  865. sama7g5_plls[i][j].c,
  866. sama7g5_plls[i][j].l,
  867. sama7g5_plls[i][j].f);
  868. break;
  869. case PLL_TYPE_DIV:
  870. hw = sam9x60_clk_register_div_pll(regmap,
  871. &pmc_pll_lock, sama7g5_plls[i][j].n,
  872. sama7g5_plls[i][j].p, i,
  873. sama7g5_plls[i][j].c,
  874. sama7g5_plls[i][j].l,
  875. sama7g5_plls[i][j].f,
  876. sama7g5_plls[i][j].safe_div);
  877. break;
  878. default:
  879. continue;
  880. }
  881. if (IS_ERR(hw))
  882. goto err_free;
  883. if (sama7g5_plls[i][j].eid)
  884. sama7g5_pmc->chws[sama7g5_plls[i][j].eid] = hw;
  885. }
  886. }
  887. parent_names[0] = "cpupll_divpmcck";
  888. hw = at91_clk_register_master_div(regmap, "mck0", "cpupll_divpmcck",
  889. &mck0_layout, &mck0_characteristics,
  890. &pmc_mck0_lock, CLK_GET_RATE_NOCACHE, 5);
  891. if (IS_ERR(hw))
  892. goto err_free;
  893. sama7g5_pmc->chws[PMC_MCK] = hw;
  894. parent_names[0] = md_slck_name;
  895. parent_names[1] = td_slck_name;
  896. parent_names[2] = "mainck";
  897. for (i = 0; i < ARRAY_SIZE(sama7g5_mckx); i++) {
  898. u8 num_parents = 3 + sama7g5_mckx[i].ep_count;
  899. u32 *mux_table;
  900. mux_table = kmalloc_array(num_parents, sizeof(*mux_table),
  901. GFP_KERNEL);
  902. if (!mux_table)
  903. goto err_free;
  904. SAMA7G5_INIT_TABLE(mux_table, 3);
  905. SAMA7G5_FILL_TABLE(&mux_table[3], sama7g5_mckx[i].ep_mux_table,
  906. sama7g5_mckx[i].ep_count);
  907. SAMA7G5_FILL_TABLE(&parent_names[3], sama7g5_mckx[i].ep,
  908. sama7g5_mckx[i].ep_count);
  909. hw = at91_clk_sama7g5_register_master(regmap, sama7g5_mckx[i].n,
  910. num_parents, parent_names, mux_table,
  911. &pmc_mckX_lock, sama7g5_mckx[i].id,
  912. sama7g5_mckx[i].c,
  913. sama7g5_mckx[i].ep_chg_id);
  914. if (IS_ERR(hw))
  915. goto err_free;
  916. alloc_mem[alloc_mem_size++] = mux_table;
  917. if (sama7g5_mckx[i].eid)
  918. sama7g5_pmc->chws[sama7g5_mckx[i].eid] = hw;
  919. }
  920. hw = at91_clk_sama7g5_register_utmi(regmap, "utmick", "main_xtal");
  921. if (IS_ERR(hw))
  922. goto err_free;
  923. sama7g5_pmc->chws[PMC_UTMI] = hw;
  924. parent_names[0] = md_slck_name;
  925. parent_names[1] = td_slck_name;
  926. parent_names[2] = "mainck";
  927. parent_names[3] = "syspll_divpmcck";
  928. parent_names[4] = "ddrpll_divpmcck";
  929. parent_names[5] = "imgpll_divpmcck";
  930. parent_names[6] = "baudpll_divpmcck";
  931. parent_names[7] = "audiopll_divpmcck";
  932. parent_names[8] = "ethpll_divpmcck";
  933. for (i = 0; i < 8; i++) {
  934. char name[6];
  935. snprintf(name, sizeof(name), "prog%d", i);
  936. hw = at91_clk_register_programmable(regmap, name, parent_names,
  937. 9, i,
  938. &programmable_layout,
  939. sama7g5_prog_mux_table);
  940. if (IS_ERR(hw))
  941. goto err_free;
  942. sama7g5_pmc->pchws[i] = hw;
  943. }
  944. for (i = 0; i < ARRAY_SIZE(sama7g5_systemck); i++) {
  945. hw = at91_clk_register_system(regmap, sama7g5_systemck[i].n,
  946. sama7g5_systemck[i].p,
  947. sama7g5_systemck[i].id);
  948. if (IS_ERR(hw))
  949. goto err_free;
  950. sama7g5_pmc->shws[sama7g5_systemck[i].id] = hw;
  951. }
  952. for (i = 0; i < ARRAY_SIZE(sama7g5_periphck); i++) {
  953. hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
  954. &sama7g5_pcr_layout,
  955. sama7g5_periphck[i].n,
  956. sama7g5_periphck[i].p,
  957. sama7g5_periphck[i].id,
  958. &sama7g5_periphck[i].r,
  959. sama7g5_periphck[i].chgp ? 0 :
  960. INT_MIN);
  961. if (IS_ERR(hw))
  962. goto err_free;
  963. sama7g5_pmc->phws[sama7g5_periphck[i].id] = hw;
  964. }
  965. parent_names[0] = md_slck_name;
  966. parent_names[1] = td_slck_name;
  967. parent_names[2] = "mainck";
  968. for (i = 0; i < ARRAY_SIZE(sama7g5_gck); i++) {
  969. u8 num_parents = 3 + sama7g5_gck[i].pp_count;
  970. u32 *mux_table;
  971. mux_table = kmalloc_array(num_parents, sizeof(*mux_table),
  972. GFP_KERNEL);
  973. if (!mux_table)
  974. goto err_free;
  975. SAMA7G5_INIT_TABLE(mux_table, 3);
  976. SAMA7G5_FILL_TABLE(&mux_table[3], sama7g5_gck[i].pp_mux_table,
  977. sama7g5_gck[i].pp_count);
  978. SAMA7G5_FILL_TABLE(&parent_names[3], sama7g5_gck[i].pp,
  979. sama7g5_gck[i].pp_count);
  980. hw = at91_clk_register_generated(regmap, &pmc_pcr_lock,
  981. &sama7g5_pcr_layout,
  982. sama7g5_gck[i].n,
  983. parent_names, mux_table,
  984. num_parents,
  985. sama7g5_gck[i].id,
  986. &sama7g5_gck[i].r,
  987. sama7g5_gck[i].pp_chg_id);
  988. if (IS_ERR(hw))
  989. goto err_free;
  990. sama7g5_pmc->ghws[sama7g5_gck[i].id] = hw;
  991. alloc_mem[alloc_mem_size++] = mux_table;
  992. }
  993. of_clk_add_hw_provider(np, of_clk_hw_pmc_get, sama7g5_pmc);
  994. return;
  995. err_free:
  996. if (alloc_mem) {
  997. for (i = 0; i < alloc_mem_size; i++)
  998. kfree(alloc_mem[i]);
  999. kfree(alloc_mem);
  1000. }
  1001. kfree(sama7g5_pmc);
  1002. }
  1003. /* Some clks are used for a clocksource */
  1004. CLK_OF_DECLARE(sama7g5_pmc, "microchip,sama7g5-pmc", sama7g5_pmc_setup);