mach_timer.h 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Machine specific calibrate_tsc() for generic.
  4. * Split out from timer_tsc.c by Osamu Tomita <[email protected]>
  5. */
  6. /* ------ Calibrate the TSC -------
  7. * Return 2^32 * (1 / (TSC clocks per usec)) for do_fast_gettimeoffset().
  8. * Too much 64-bit arithmetic here to do this cleanly in C, and for
  9. * accuracy's sake we want to keep the overhead on the CTC speaker (channel 2)
  10. * output busy loop as low as possible. We avoid reading the CTC registers
  11. * directly because of the awkward 8-bit access mechanism of the 82C54
  12. * device.
  13. */
  14. #ifndef _ASM_X86_MACH_DEFAULT_MACH_TIMER_H
  15. #define _ASM_X86_MACH_DEFAULT_MACH_TIMER_H
  16. #define CALIBRATE_TIME_MSEC 30 /* 30 msecs */
  17. #define CALIBRATE_LATCH \
  18. ((PIT_TICK_RATE * CALIBRATE_TIME_MSEC + 1000/2)/1000)
  19. static inline void mach_prepare_counter(void)
  20. {
  21. /* Set the Gate high, disable speaker */
  22. outb((inb(0x61) & ~0x02) | 0x01, 0x61);
  23. /*
  24. * Now let's take care of CTC channel 2
  25. *
  26. * Set the Gate high, program CTC channel 2 for mode 0,
  27. * (interrupt on terminal count mode), binary count,
  28. * load 5 * LATCH count, (LSB and MSB) to begin countdown.
  29. *
  30. * Some devices need a delay here.
  31. */
  32. outb(0xb0, 0x43); /* binary, mode 0, LSB/MSB, Ch 2 */
  33. outb_p(CALIBRATE_LATCH & 0xff, 0x42); /* LSB of count */
  34. outb_p(CALIBRATE_LATCH >> 8, 0x42); /* MSB of count */
  35. }
  36. static inline void mach_countup(unsigned long *count_p)
  37. {
  38. unsigned long count = 0;
  39. do {
  40. count++;
  41. } while ((inb_p(0x61) & 0x20) == 0);
  42. *count_p = count;
  43. }
  44. #endif /* _ASM_X86_MACH_DEFAULT_MACH_TIMER_H */