setup-sh7757.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7757 Setup
  4. *
  5. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  6. *
  7. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  8. */
  9. #include <linux/platform_device.h>
  10. #include <linux/init.h>
  11. #include <linux/serial.h>
  12. #include <linux/serial_sci.h>
  13. #include <linux/io.h>
  14. #include <linux/mm.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sh_timer.h>
  17. #include <linux/sh_dma.h>
  18. #include <linux/sh_intc.h>
  19. #include <linux/usb/ohci_pdriver.h>
  20. #include <cpu/dma-register.h>
  21. #include <cpu/sh7757.h>
  22. #include <asm/platform_early.h>
  23. static struct plat_sci_port scif2_platform_data = {
  24. .scscr = SCSCR_REIE,
  25. .type = PORT_SCIF,
  26. };
  27. static struct resource scif2_resources[] = {
  28. DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */
  29. DEFINE_RES_IRQ(evt2irq(0x700)),
  30. };
  31. static struct platform_device scif2_device = {
  32. .name = "sh-sci",
  33. .id = 0,
  34. .resource = scif2_resources,
  35. .num_resources = ARRAY_SIZE(scif2_resources),
  36. .dev = {
  37. .platform_data = &scif2_platform_data,
  38. },
  39. };
  40. static struct plat_sci_port scif3_platform_data = {
  41. .scscr = SCSCR_REIE,
  42. .type = PORT_SCIF,
  43. };
  44. static struct resource scif3_resources[] = {
  45. DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */
  46. DEFINE_RES_IRQ(evt2irq(0xb80)),
  47. };
  48. static struct platform_device scif3_device = {
  49. .name = "sh-sci",
  50. .id = 1,
  51. .resource = scif3_resources,
  52. .num_resources = ARRAY_SIZE(scif3_resources),
  53. .dev = {
  54. .platform_data = &scif3_platform_data,
  55. },
  56. };
  57. static struct plat_sci_port scif4_platform_data = {
  58. .scscr = SCSCR_REIE,
  59. .type = PORT_SCIF,
  60. };
  61. static struct resource scif4_resources[] = {
  62. DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */
  63. DEFINE_RES_IRQ(evt2irq(0xf00)),
  64. };
  65. static struct platform_device scif4_device = {
  66. .name = "sh-sci",
  67. .id = 2,
  68. .resource = scif4_resources,
  69. .num_resources = ARRAY_SIZE(scif4_resources),
  70. .dev = {
  71. .platform_data = &scif4_platform_data,
  72. },
  73. };
  74. static struct sh_timer_config tmu0_platform_data = {
  75. .channels_mask = 3,
  76. };
  77. static struct resource tmu0_resources[] = {
  78. DEFINE_RES_MEM(0xfe430000, 0x20),
  79. DEFINE_RES_IRQ(evt2irq(0x580)),
  80. DEFINE_RES_IRQ(evt2irq(0x5a0)),
  81. };
  82. static struct platform_device tmu0_device = {
  83. .name = "sh-tmu",
  84. .id = 0,
  85. .dev = {
  86. .platform_data = &tmu0_platform_data,
  87. },
  88. .resource = tmu0_resources,
  89. .num_resources = ARRAY_SIZE(tmu0_resources),
  90. };
  91. static struct resource spi0_resources[] = {
  92. [0] = {
  93. .start = 0xfe002000,
  94. .end = 0xfe0020ff,
  95. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  96. },
  97. [1] = {
  98. .start = evt2irq(0xcc0),
  99. .flags = IORESOURCE_IRQ,
  100. },
  101. };
  102. /* DMA */
  103. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  104. {
  105. .slave_id = SHDMA_SLAVE_SDHI_TX,
  106. .addr = 0x1fe50030,
  107. .chcr = SM_INC | RS_ERS | 0x40000000 |
  108. TS_INDEX2VAL(XMIT_SZ_16BIT),
  109. .mid_rid = 0xc5,
  110. },
  111. {
  112. .slave_id = SHDMA_SLAVE_SDHI_RX,
  113. .addr = 0x1fe50030,
  114. .chcr = DM_INC | RS_ERS | 0x40000000 |
  115. TS_INDEX2VAL(XMIT_SZ_16BIT),
  116. .mid_rid = 0xc6,
  117. },
  118. {
  119. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  120. .addr = 0x1fcb0034,
  121. .chcr = SM_INC | RS_ERS | 0x40000000 |
  122. TS_INDEX2VAL(XMIT_SZ_32BIT),
  123. .mid_rid = 0xd3,
  124. },
  125. {
  126. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  127. .addr = 0x1fcb0034,
  128. .chcr = DM_INC | RS_ERS | 0x40000000 |
  129. TS_INDEX2VAL(XMIT_SZ_32BIT),
  130. .mid_rid = 0xd7,
  131. },
  132. };
  133. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  134. {
  135. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  136. .addr = 0x1f4b000c,
  137. .chcr = SM_INC | RS_ERS | 0x40000000 |
  138. TS_INDEX2VAL(XMIT_SZ_8BIT),
  139. .mid_rid = 0x21,
  140. },
  141. {
  142. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  143. .addr = 0x1f4b0014,
  144. .chcr = DM_INC | RS_ERS | 0x40000000 |
  145. TS_INDEX2VAL(XMIT_SZ_8BIT),
  146. .mid_rid = 0x22,
  147. },
  148. {
  149. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  150. .addr = 0x1f4c000c,
  151. .chcr = SM_INC | RS_ERS | 0x40000000 |
  152. TS_INDEX2VAL(XMIT_SZ_8BIT),
  153. .mid_rid = 0x29,
  154. },
  155. {
  156. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  157. .addr = 0x1f4c0014,
  158. .chcr = DM_INC | RS_ERS | 0x40000000 |
  159. TS_INDEX2VAL(XMIT_SZ_8BIT),
  160. .mid_rid = 0x2a,
  161. },
  162. {
  163. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  164. .addr = 0x1f4d000c,
  165. .chcr = SM_INC | RS_ERS | 0x40000000 |
  166. TS_INDEX2VAL(XMIT_SZ_8BIT),
  167. .mid_rid = 0x41,
  168. },
  169. {
  170. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  171. .addr = 0x1f4d0014,
  172. .chcr = DM_INC | RS_ERS | 0x40000000 |
  173. TS_INDEX2VAL(XMIT_SZ_8BIT),
  174. .mid_rid = 0x42,
  175. },
  176. {
  177. .slave_id = SHDMA_SLAVE_RSPI_TX,
  178. .addr = 0xfe480004,
  179. .chcr = SM_INC | RS_ERS | 0x40000000 |
  180. TS_INDEX2VAL(XMIT_SZ_16BIT),
  181. .mid_rid = 0xc1,
  182. },
  183. {
  184. .slave_id = SHDMA_SLAVE_RSPI_RX,
  185. .addr = 0xfe480004,
  186. .chcr = DM_INC | RS_ERS | 0x40000000 |
  187. TS_INDEX2VAL(XMIT_SZ_16BIT),
  188. .mid_rid = 0xc2,
  189. },
  190. };
  191. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  192. {
  193. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  194. .addr = 0x1e500012,
  195. .chcr = SM_INC | RS_ERS | 0x40000000 |
  196. TS_INDEX2VAL(XMIT_SZ_8BIT),
  197. .mid_rid = 0x21,
  198. },
  199. {
  200. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  201. .addr = 0x1e500013,
  202. .chcr = DM_INC | RS_ERS | 0x40000000 |
  203. TS_INDEX2VAL(XMIT_SZ_8BIT),
  204. .mid_rid = 0x22,
  205. },
  206. {
  207. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  208. .addr = 0x1e510012,
  209. .chcr = SM_INC | RS_ERS | 0x40000000 |
  210. TS_INDEX2VAL(XMIT_SZ_8BIT),
  211. .mid_rid = 0x29,
  212. },
  213. {
  214. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  215. .addr = 0x1e510013,
  216. .chcr = DM_INC | RS_ERS | 0x40000000 |
  217. TS_INDEX2VAL(XMIT_SZ_8BIT),
  218. .mid_rid = 0x2a,
  219. },
  220. {
  221. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  222. .addr = 0x1e520012,
  223. .chcr = SM_INC | RS_ERS | 0x40000000 |
  224. TS_INDEX2VAL(XMIT_SZ_8BIT),
  225. .mid_rid = 0xa1,
  226. },
  227. {
  228. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  229. .addr = 0x1e520013,
  230. .chcr = DM_INC | RS_ERS | 0x40000000 |
  231. TS_INDEX2VAL(XMIT_SZ_8BIT),
  232. .mid_rid = 0xa2,
  233. },
  234. {
  235. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  236. .addr = 0x1e530012,
  237. .chcr = SM_INC | RS_ERS | 0x40000000 |
  238. TS_INDEX2VAL(XMIT_SZ_8BIT),
  239. .mid_rid = 0xa9,
  240. },
  241. {
  242. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  243. .addr = 0x1e530013,
  244. .chcr = DM_INC | RS_ERS | 0x40000000 |
  245. TS_INDEX2VAL(XMIT_SZ_8BIT),
  246. .mid_rid = 0xaf,
  247. },
  248. {
  249. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  250. .addr = 0x1e540012,
  251. .chcr = SM_INC | RS_ERS | 0x40000000 |
  252. TS_INDEX2VAL(XMIT_SZ_8BIT),
  253. .mid_rid = 0xc5,
  254. },
  255. {
  256. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  257. .addr = 0x1e540013,
  258. .chcr = DM_INC | RS_ERS | 0x40000000 |
  259. TS_INDEX2VAL(XMIT_SZ_8BIT),
  260. .mid_rid = 0xc6,
  261. },
  262. };
  263. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  264. {
  265. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  266. .addr = 0x1e550012,
  267. .chcr = SM_INC | RS_ERS | 0x40000000 |
  268. TS_INDEX2VAL(XMIT_SZ_8BIT),
  269. .mid_rid = 0x21,
  270. },
  271. {
  272. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  273. .addr = 0x1e550013,
  274. .chcr = DM_INC | RS_ERS | 0x40000000 |
  275. TS_INDEX2VAL(XMIT_SZ_8BIT),
  276. .mid_rid = 0x22,
  277. },
  278. {
  279. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  280. .addr = 0x1e560012,
  281. .chcr = SM_INC | RS_ERS | 0x40000000 |
  282. TS_INDEX2VAL(XMIT_SZ_8BIT),
  283. .mid_rid = 0x29,
  284. },
  285. {
  286. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  287. .addr = 0x1e560013,
  288. .chcr = DM_INC | RS_ERS | 0x40000000 |
  289. TS_INDEX2VAL(XMIT_SZ_8BIT),
  290. .mid_rid = 0x2a,
  291. },
  292. {
  293. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  294. .addr = 0x1e570012,
  295. .chcr = SM_INC | RS_ERS | 0x40000000 |
  296. TS_INDEX2VAL(XMIT_SZ_8BIT),
  297. .mid_rid = 0x41,
  298. },
  299. {
  300. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  301. .addr = 0x1e570013,
  302. .chcr = DM_INC | RS_ERS | 0x40000000 |
  303. TS_INDEX2VAL(XMIT_SZ_8BIT),
  304. .mid_rid = 0x42,
  305. },
  306. {
  307. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  308. .addr = 0x1e580012,
  309. .chcr = SM_INC | RS_ERS | 0x40000000 |
  310. TS_INDEX2VAL(XMIT_SZ_8BIT),
  311. .mid_rid = 0x45,
  312. },
  313. {
  314. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  315. .addr = 0x1e580013,
  316. .chcr = DM_INC | RS_ERS | 0x40000000 |
  317. TS_INDEX2VAL(XMIT_SZ_8BIT),
  318. .mid_rid = 0x46,
  319. },
  320. {
  321. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  322. .addr = 0x1e590012,
  323. .chcr = SM_INC | RS_ERS | 0x40000000 |
  324. TS_INDEX2VAL(XMIT_SZ_8BIT),
  325. .mid_rid = 0x51,
  326. },
  327. {
  328. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  329. .addr = 0x1e590013,
  330. .chcr = DM_INC | RS_ERS | 0x40000000 |
  331. TS_INDEX2VAL(XMIT_SZ_8BIT),
  332. .mid_rid = 0x52,
  333. },
  334. };
  335. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  336. {
  337. .offset = 0,
  338. .dmars = 0,
  339. .dmars_bit = 0,
  340. }, {
  341. .offset = 0x10,
  342. .dmars = 0,
  343. .dmars_bit = 8,
  344. }, {
  345. .offset = 0x20,
  346. .dmars = 4,
  347. .dmars_bit = 0,
  348. }, {
  349. .offset = 0x30,
  350. .dmars = 4,
  351. .dmars_bit = 8,
  352. }, {
  353. .offset = 0x50,
  354. .dmars = 8,
  355. .dmars_bit = 0,
  356. }, {
  357. .offset = 0x60,
  358. .dmars = 8,
  359. .dmars_bit = 8,
  360. }
  361. };
  362. static const unsigned int ts_shift[] = TS_SHIFT;
  363. static struct sh_dmae_pdata dma0_platform_data = {
  364. .slave = sh7757_dmae0_slaves,
  365. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  366. .channel = sh7757_dmae_channels,
  367. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  368. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  369. .ts_low_mask = CHCR_TS_LOW_MASK,
  370. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  371. .ts_high_mask = CHCR_TS_HIGH_MASK,
  372. .ts_shift = ts_shift,
  373. .ts_shift_num = ARRAY_SIZE(ts_shift),
  374. .dmaor_init = DMAOR_INIT,
  375. };
  376. static struct sh_dmae_pdata dma1_platform_data = {
  377. .slave = sh7757_dmae1_slaves,
  378. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  379. .channel = sh7757_dmae_channels,
  380. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  381. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  382. .ts_low_mask = CHCR_TS_LOW_MASK,
  383. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  384. .ts_high_mask = CHCR_TS_HIGH_MASK,
  385. .ts_shift = ts_shift,
  386. .ts_shift_num = ARRAY_SIZE(ts_shift),
  387. .dmaor_init = DMAOR_INIT,
  388. };
  389. static struct sh_dmae_pdata dma2_platform_data = {
  390. .slave = sh7757_dmae2_slaves,
  391. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  392. .channel = sh7757_dmae_channels,
  393. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  394. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  395. .ts_low_mask = CHCR_TS_LOW_MASK,
  396. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  397. .ts_high_mask = CHCR_TS_HIGH_MASK,
  398. .ts_shift = ts_shift,
  399. .ts_shift_num = ARRAY_SIZE(ts_shift),
  400. .dmaor_init = DMAOR_INIT,
  401. };
  402. static struct sh_dmae_pdata dma3_platform_data = {
  403. .slave = sh7757_dmae3_slaves,
  404. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  405. .channel = sh7757_dmae_channels,
  406. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  407. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  408. .ts_low_mask = CHCR_TS_LOW_MASK,
  409. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  410. .ts_high_mask = CHCR_TS_HIGH_MASK,
  411. .ts_shift = ts_shift,
  412. .ts_shift_num = ARRAY_SIZE(ts_shift),
  413. .dmaor_init = DMAOR_INIT,
  414. };
  415. /* channel 0 to 5 */
  416. static struct resource sh7757_dmae0_resources[] = {
  417. [0] = {
  418. /* Channel registers and DMAOR */
  419. .start = 0xff608020,
  420. .end = 0xff60808f,
  421. .flags = IORESOURCE_MEM,
  422. },
  423. [1] = {
  424. /* DMARSx */
  425. .start = 0xff609000,
  426. .end = 0xff60900b,
  427. .flags = IORESOURCE_MEM,
  428. },
  429. {
  430. .name = "error_irq",
  431. .start = evt2irq(0x640),
  432. .end = evt2irq(0x640),
  433. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  434. },
  435. };
  436. /* channel 6 to 11 */
  437. static struct resource sh7757_dmae1_resources[] = {
  438. [0] = {
  439. /* Channel registers and DMAOR */
  440. .start = 0xff618020,
  441. .end = 0xff61808f,
  442. .flags = IORESOURCE_MEM,
  443. },
  444. [1] = {
  445. /* DMARSx */
  446. .start = 0xff619000,
  447. .end = 0xff61900b,
  448. .flags = IORESOURCE_MEM,
  449. },
  450. {
  451. .name = "error_irq",
  452. .start = evt2irq(0x640),
  453. .end = evt2irq(0x640),
  454. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  455. },
  456. {
  457. /* IRQ for channels 4 */
  458. .start = evt2irq(0x7c0),
  459. .end = evt2irq(0x7c0),
  460. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  461. },
  462. {
  463. /* IRQ for channels 5 */
  464. .start = evt2irq(0x7c0),
  465. .end = evt2irq(0x7c0),
  466. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  467. },
  468. {
  469. /* IRQ for channels 6 */
  470. .start = evt2irq(0xd00),
  471. .end = evt2irq(0xd00),
  472. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  473. },
  474. {
  475. /* IRQ for channels 7 */
  476. .start = evt2irq(0xd00),
  477. .end = evt2irq(0xd00),
  478. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  479. },
  480. {
  481. /* IRQ for channels 8 */
  482. .start = evt2irq(0xd00),
  483. .end = evt2irq(0xd00),
  484. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  485. },
  486. {
  487. /* IRQ for channels 9 */
  488. .start = evt2irq(0xd00),
  489. .end = evt2irq(0xd00),
  490. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  491. },
  492. {
  493. /* IRQ for channels 10 */
  494. .start = evt2irq(0xd00),
  495. .end = evt2irq(0xd00),
  496. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  497. },
  498. {
  499. /* IRQ for channels 11 */
  500. .start = evt2irq(0xd00),
  501. .end = evt2irq(0xd00),
  502. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  503. },
  504. };
  505. /* channel 12 to 17 */
  506. static struct resource sh7757_dmae2_resources[] = {
  507. [0] = {
  508. /* Channel registers and DMAOR */
  509. .start = 0xff708020,
  510. .end = 0xff70808f,
  511. .flags = IORESOURCE_MEM,
  512. },
  513. [1] = {
  514. /* DMARSx */
  515. .start = 0xff709000,
  516. .end = 0xff70900b,
  517. .flags = IORESOURCE_MEM,
  518. },
  519. {
  520. .name = "error_irq",
  521. .start = evt2irq(0x2a60),
  522. .end = evt2irq(0x2a60),
  523. .flags = IORESOURCE_IRQ,
  524. },
  525. {
  526. /* IRQ for channels 12 to 16 */
  527. .start = evt2irq(0x2400),
  528. .end = evt2irq(0x2480),
  529. .flags = IORESOURCE_IRQ,
  530. },
  531. {
  532. /* IRQ for channel 17 */
  533. .start = evt2irq(0x24e0),
  534. .end = evt2irq(0x24e0),
  535. .flags = IORESOURCE_IRQ,
  536. },
  537. };
  538. /* channel 18 to 23 */
  539. static struct resource sh7757_dmae3_resources[] = {
  540. [0] = {
  541. /* Channel registers and DMAOR */
  542. .start = 0xff718020,
  543. .end = 0xff71808f,
  544. .flags = IORESOURCE_MEM,
  545. },
  546. [1] = {
  547. /* DMARSx */
  548. .start = 0xff719000,
  549. .end = 0xff71900b,
  550. .flags = IORESOURCE_MEM,
  551. },
  552. {
  553. .name = "error_irq",
  554. .start = evt2irq(0x2a80),
  555. .end = evt2irq(0x2a80),
  556. .flags = IORESOURCE_IRQ,
  557. },
  558. {
  559. /* IRQ for channels 18 to 22 */
  560. .start = evt2irq(0x2500),
  561. .end = evt2irq(0x2580),
  562. .flags = IORESOURCE_IRQ,
  563. },
  564. {
  565. /* IRQ for channel 23 */
  566. .start = evt2irq(0x2600),
  567. .end = evt2irq(0x2600),
  568. .flags = IORESOURCE_IRQ,
  569. },
  570. };
  571. static struct platform_device dma0_device = {
  572. .name = "sh-dma-engine",
  573. .id = 0,
  574. .resource = sh7757_dmae0_resources,
  575. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  576. .dev = {
  577. .platform_data = &dma0_platform_data,
  578. },
  579. };
  580. static struct platform_device dma1_device = {
  581. .name = "sh-dma-engine",
  582. .id = 1,
  583. .resource = sh7757_dmae1_resources,
  584. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  585. .dev = {
  586. .platform_data = &dma1_platform_data,
  587. },
  588. };
  589. static struct platform_device dma2_device = {
  590. .name = "sh-dma-engine",
  591. .id = 2,
  592. .resource = sh7757_dmae2_resources,
  593. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  594. .dev = {
  595. .platform_data = &dma2_platform_data,
  596. },
  597. };
  598. static struct platform_device dma3_device = {
  599. .name = "sh-dma-engine",
  600. .id = 3,
  601. .resource = sh7757_dmae3_resources,
  602. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  603. .dev = {
  604. .platform_data = &dma3_platform_data,
  605. },
  606. };
  607. static struct platform_device spi0_device = {
  608. .name = "sh_spi",
  609. .id = 0,
  610. .dev = {
  611. .dma_mask = NULL,
  612. .coherent_dma_mask = 0xffffffff,
  613. },
  614. .num_resources = ARRAY_SIZE(spi0_resources),
  615. .resource = spi0_resources,
  616. };
  617. static struct resource spi1_resources[] = {
  618. {
  619. .start = 0xffd8ee70,
  620. .end = 0xffd8eeff,
  621. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  622. },
  623. {
  624. .start = evt2irq(0x8c0),
  625. .flags = IORESOURCE_IRQ,
  626. },
  627. };
  628. static struct platform_device spi1_device = {
  629. .name = "sh_spi",
  630. .id = 1,
  631. .num_resources = ARRAY_SIZE(spi1_resources),
  632. .resource = spi1_resources,
  633. };
  634. static struct resource rspi_resources[] = {
  635. {
  636. .start = 0xfe480000,
  637. .end = 0xfe4800ff,
  638. .flags = IORESOURCE_MEM,
  639. },
  640. {
  641. .start = evt2irq(0x1d80),
  642. .flags = IORESOURCE_IRQ,
  643. },
  644. };
  645. static struct platform_device rspi_device = {
  646. .name = "rspi",
  647. .id = 2,
  648. .num_resources = ARRAY_SIZE(rspi_resources),
  649. .resource = rspi_resources,
  650. };
  651. static struct resource usb_ehci_resources[] = {
  652. [0] = {
  653. .start = 0xfe4f1000,
  654. .end = 0xfe4f10ff,
  655. .flags = IORESOURCE_MEM,
  656. },
  657. [1] = {
  658. .start = evt2irq(0x920),
  659. .end = evt2irq(0x920),
  660. .flags = IORESOURCE_IRQ,
  661. },
  662. };
  663. static struct platform_device usb_ehci_device = {
  664. .name = "sh_ehci",
  665. .id = -1,
  666. .dev = {
  667. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  668. .coherent_dma_mask = DMA_BIT_MASK(32),
  669. },
  670. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  671. .resource = usb_ehci_resources,
  672. };
  673. static struct resource usb_ohci_resources[] = {
  674. [0] = {
  675. .start = 0xfe4f1800,
  676. .end = 0xfe4f18ff,
  677. .flags = IORESOURCE_MEM,
  678. },
  679. [1] = {
  680. .start = evt2irq(0x920),
  681. .end = evt2irq(0x920),
  682. .flags = IORESOURCE_IRQ,
  683. },
  684. };
  685. static struct usb_ohci_pdata usb_ohci_pdata;
  686. static struct platform_device usb_ohci_device = {
  687. .name = "ohci-platform",
  688. .id = -1,
  689. .dev = {
  690. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  691. .coherent_dma_mask = DMA_BIT_MASK(32),
  692. .platform_data = &usb_ohci_pdata,
  693. },
  694. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  695. .resource = usb_ohci_resources,
  696. };
  697. static struct platform_device *sh7757_devices[] __initdata = {
  698. &scif2_device,
  699. &scif3_device,
  700. &scif4_device,
  701. &tmu0_device,
  702. &dma0_device,
  703. &dma1_device,
  704. &dma2_device,
  705. &dma3_device,
  706. &spi0_device,
  707. &spi1_device,
  708. &rspi_device,
  709. &usb_ehci_device,
  710. &usb_ohci_device,
  711. };
  712. static int __init sh7757_devices_setup(void)
  713. {
  714. return platform_add_devices(sh7757_devices,
  715. ARRAY_SIZE(sh7757_devices));
  716. }
  717. arch_initcall(sh7757_devices_setup);
  718. static struct platform_device *sh7757_early_devices[] __initdata = {
  719. &scif2_device,
  720. &scif3_device,
  721. &scif4_device,
  722. &tmu0_device,
  723. };
  724. void __init plat_early_device_setup(void)
  725. {
  726. sh_early_platform_add_devices(sh7757_early_devices,
  727. ARRAY_SIZE(sh7757_early_devices));
  728. }
  729. enum {
  730. UNUSED = 0,
  731. /* interrupt sources */
  732. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  733. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  734. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  735. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  736. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  737. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  738. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  739. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  740. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  741. SDHI, DVC,
  742. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  743. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  744. HUDI,
  745. ARC4,
  746. DMAC0_5, DMAC6_7, DMAC8_11,
  747. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  748. USB0, USB1,
  749. JMC,
  750. SPI0, SPI1,
  751. TMR01, TMR23, TMR45,
  752. FRT,
  753. LPC, LPC5, LPC6, LPC7, LPC8,
  754. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  755. ETHERC,
  756. ADC0, ADC1,
  757. SIM,
  758. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  759. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  760. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  761. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  762. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  763. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  764. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  765. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  766. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  767. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  768. ONFICTL,
  769. MMC1, MMC2,
  770. ECCU,
  771. PCIC,
  772. G200,
  773. RSPI,
  774. SGPIO,
  775. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  776. DMINT20, DMINT21, DMINT22, DMINT23,
  777. DDRECC,
  778. TSIP,
  779. PCIE_BRIDGE,
  780. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  781. GETHER0, GETHER1, GETHER2,
  782. PBIA, PBIB, PBIC,
  783. DMAE2, DMAE3,
  784. SERMUX2, SERMUX3,
  785. /* interrupt groups */
  786. TMU012, TMU345,
  787. };
  788. static struct intc_vect vectors[] __initdata = {
  789. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  790. INTC_VECT(SDHI, 0x4c0),
  791. INTC_VECT(DVC, 0x4e0),
  792. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  793. INTC_VECT(IRQ10, 0x540),
  794. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  795. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  796. INTC_VECT(HUDI, 0x600),
  797. INTC_VECT(ARC4, 0x620),
  798. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  799. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  800. INTC_VECT(DMAC0_5, 0x6c0),
  801. INTC_VECT(IRQ11, 0x6e0),
  802. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  803. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  804. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  805. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  806. INTC_VECT(USB0, 0x840),
  807. INTC_VECT(IRQ12, 0x880),
  808. INTC_VECT(JMC, 0x8a0),
  809. INTC_VECT(SPI1, 0x8c0),
  810. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  811. INTC_VECT(USB1, 0x920),
  812. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  813. INTC_VECT(TMR45, 0xa40),
  814. INTC_VECT(FRT, 0xa80),
  815. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  816. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  817. INTC_VECT(LPC, 0xb20),
  818. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  819. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  820. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  821. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  822. INTC_VECT(PECI2, 0xc40),
  823. INTC_VECT(IRQ15, 0xc60),
  824. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  825. INTC_VECT(SPI0, 0xcc0),
  826. INTC_VECT(ADC1, 0xce0),
  827. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  828. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  829. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  830. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  831. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  832. INTC_VECT(TMU5, 0xe40),
  833. INTC_VECT(ADC0, 0xe60),
  834. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  835. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  836. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  837. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  838. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  839. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  840. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  841. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  842. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  843. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  844. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  845. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  846. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  847. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  848. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  849. INTC_VECT(IIC6_2, 0x1920),
  850. INTC_VECT(ONFICTL, 0x1960),
  851. INTC_VECT(IIC6_3, 0x1980),
  852. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  853. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  854. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  855. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  856. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  857. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  858. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  859. INTC_VECT(ECCU, 0x1cc0),
  860. INTC_VECT(PCIC, 0x1ce0),
  861. INTC_VECT(G200, 0x1d00),
  862. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  863. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  864. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  865. INTC_VECT(PECI5, 0x1f00),
  866. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  867. INTC_VECT(SGPIO, 0x1fc0),
  868. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  869. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  870. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  871. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  872. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  873. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  874. INTC_VECT(DDRECC, 0x2620),
  875. INTC_VECT(TSIP, 0x2640),
  876. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  877. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  878. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  879. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  880. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  881. INTC_VECT(WDT8B, 0x2900),
  882. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  883. INTC_VECT(GETHER2, 0x29a0),
  884. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  885. INTC_VECT(PBIC, 0x2a40),
  886. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  887. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  888. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  889. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  890. };
  891. static struct intc_group groups[] __initdata = {
  892. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  893. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  894. };
  895. static struct intc_mask_reg mask_registers[] __initdata = {
  896. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  897. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  898. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  899. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  900. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  901. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  902. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  903. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  904. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  905. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  906. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  907. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  908. { 0, 0, 0, 0, 0, 0, 0, 0,
  909. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  910. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  911. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  912. } },
  913. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  914. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  915. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  916. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  917. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  918. } },
  919. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  920. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  921. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  922. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  923. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  924. } },
  925. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  926. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  927. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  928. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  929. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  930. } },
  931. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  932. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  933. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  934. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  935. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  936. } },
  937. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  938. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  939. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  940. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  941. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  942. } },
  943. };
  944. #define INTPRI 0xffd00010
  945. #define INT2PRI0 0xffd40000
  946. #define INT2PRI1 0xffd40004
  947. #define INT2PRI2 0xffd40008
  948. #define INT2PRI3 0xffd4000c
  949. #define INT2PRI4 0xffd40010
  950. #define INT2PRI5 0xffd40014
  951. #define INT2PRI6 0xffd40018
  952. #define INT2PRI7 0xffd4001c
  953. #define INT2PRI8 0xffd400a0
  954. #define INT2PRI9 0xffd400a4
  955. #define INT2PRI10 0xffd400a8
  956. #define INT2PRI11 0xffd400ac
  957. #define INT2PRI12 0xffd400b0
  958. #define INT2PRI13 0xffd400b4
  959. #define INT2PRI14 0xffd400b8
  960. #define INT2PRI15 0xffd400bc
  961. #define INT2PRI16 0xffd10000
  962. #define INT2PRI17 0xffd10004
  963. #define INT2PRI18 0xffd10008
  964. #define INT2PRI19 0xffd1000c
  965. #define INT2PRI20 0xffd10010
  966. #define INT2PRI21 0xffd10014
  967. #define INT2PRI22 0xffd10018
  968. #define INT2PRI23 0xffd1001c
  969. #define INT2PRI24 0xffd100a0
  970. #define INT2PRI25 0xffd100a4
  971. #define INT2PRI26 0xffd100a8
  972. #define INT2PRI27 0xffd100ac
  973. #define INT2PRI28 0xffd100b0
  974. #define INT2PRI29 0xffd100b4
  975. #define INT2PRI30 0xffd100b8
  976. #define INT2PRI31 0xffd100bc
  977. #define INT2PRI32 0xffd20000
  978. #define INT2PRI33 0xffd20004
  979. #define INT2PRI34 0xffd20008
  980. #define INT2PRI35 0xffd2000c
  981. #define INT2PRI36 0xffd20010
  982. #define INT2PRI37 0xffd20014
  983. #define INT2PRI38 0xffd20018
  984. #define INT2PRI39 0xffd2001c
  985. #define INT2PRI40 0xffd200a0
  986. #define INT2PRI41 0xffd200a4
  987. #define INT2PRI42 0xffd200a8
  988. #define INT2PRI43 0xffd200ac
  989. #define INT2PRI44 0xffd200b0
  990. #define INT2PRI45 0xffd200b4
  991. #define INT2PRI46 0xffd200b8
  992. #define INT2PRI47 0xffd200bc
  993. static struct intc_prio_reg prio_registers[] __initdata = {
  994. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  995. IRQ4, IRQ5, IRQ6, IRQ7 } },
  996. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  997. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  998. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  999. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  1000. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  1001. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  1002. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  1003. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  1004. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  1005. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  1006. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  1007. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  1008. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  1009. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  1010. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  1011. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  1012. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  1013. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  1014. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  1015. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  1016. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  1017. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  1018. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  1019. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  1020. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  1021. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  1022. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  1023. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  1024. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1025. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1026. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1027. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1028. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1029. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1030. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1031. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1032. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1033. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1034. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1035. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1036. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1037. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1038. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1039. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1040. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1041. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1042. };
  1043. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1044. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1045. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1046. };
  1047. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1048. mask_registers, prio_registers,
  1049. sense_registers_irq8to15);
  1050. /* Support for external interrupt pins in IRQ mode */
  1051. static struct intc_vect vectors_irq0123[] __initdata = {
  1052. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1053. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1054. };
  1055. static struct intc_vect vectors_irq4567[] __initdata = {
  1056. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1057. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1058. };
  1059. static struct intc_sense_reg sense_registers[] __initdata = {
  1060. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1061. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1062. };
  1063. static struct intc_mask_reg ack_registers[] __initdata = {
  1064. { 0xffd00024, 0, 32, /* INTREQ */
  1065. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1066. };
  1067. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1068. vectors_irq0123, NULL, mask_registers,
  1069. prio_registers, sense_registers, ack_registers);
  1070. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1071. vectors_irq4567, NULL, mask_registers,
  1072. prio_registers, sense_registers, ack_registers);
  1073. /* External interrupt pins in IRL mode */
  1074. static struct intc_vect vectors_irl0123[] __initdata = {
  1075. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1076. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1077. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1078. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1079. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1080. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1081. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1082. INTC_VECT(IRL0_HHHL, 0x3c0),
  1083. };
  1084. static struct intc_vect vectors_irl4567[] __initdata = {
  1085. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1086. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1087. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1088. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1089. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1090. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1091. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1092. INTC_VECT(IRL4_HHHL, 0x3c0),
  1093. };
  1094. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1095. NULL, mask_registers, NULL, NULL);
  1096. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1097. NULL, mask_registers, NULL, NULL);
  1098. #define INTC_ICR0 0xffd00000
  1099. #define INTC_INTMSK0 0xffd00044
  1100. #define INTC_INTMSK1 0xffd00048
  1101. #define INTC_INTMSK2 0xffd40080
  1102. #define INTC_INTMSKCLR1 0xffd00068
  1103. #define INTC_INTMSKCLR2 0xffd40084
  1104. void __init plat_irq_setup(void)
  1105. {
  1106. /* disable IRQ3-0 + IRQ7-4 */
  1107. __raw_writel(0xff000000, INTC_INTMSK0);
  1108. /* disable IRL3-0 + IRL7-4 */
  1109. __raw_writel(0xc0000000, INTC_INTMSK1);
  1110. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1111. /* select IRL mode for IRL3-0 + IRL7-4 */
  1112. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1113. /* disable holding function, ie enable "SH-4 Mode" */
  1114. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1115. register_intc_controller(&intc_desc);
  1116. }
  1117. void __init plat_irq_setup_pins(int mode)
  1118. {
  1119. switch (mode) {
  1120. case IRQ_MODE_IRQ7654:
  1121. /* select IRQ mode for IRL7-4 */
  1122. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1123. register_intc_controller(&intc_desc_irq4567);
  1124. break;
  1125. case IRQ_MODE_IRQ3210:
  1126. /* select IRQ mode for IRL3-0 */
  1127. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1128. register_intc_controller(&intc_desc_irq0123);
  1129. break;
  1130. case IRQ_MODE_IRL7654:
  1131. /* enable IRL7-4 but don't provide any masking */
  1132. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1133. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1134. break;
  1135. case IRQ_MODE_IRL3210:
  1136. /* enable IRL0-3 but don't provide any masking */
  1137. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1138. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1139. break;
  1140. case IRQ_MODE_IRL7654_MASK:
  1141. /* enable IRL7-4 and mask using cpu intc controller */
  1142. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1143. register_intc_controller(&intc_desc_irl4567);
  1144. break;
  1145. case IRQ_MODE_IRL3210_MASK:
  1146. /* enable IRL0-3 and mask using cpu intc controller */
  1147. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1148. register_intc_controller(&intc_desc_irl0123);
  1149. break;
  1150. default:
  1151. BUG();
  1152. }
  1153. }
  1154. void __init plat_mem_setup(void)
  1155. {
  1156. }