setup-sh7724.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7724 Setup
  4. *
  5. * Copyright (C) 2009 Renesas Solutions Corp.
  6. *
  7. * Kuninori Morimoto <[email protected]>
  8. *
  9. * Based on SH7723 Setup
  10. * Copyright (C) 2008 Paul Mundt
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/mm.h>
  16. #include <linux/serial_sci.h>
  17. #include <linux/uio_driver.h>
  18. #include <linux/sh_dma.h>
  19. #include <linux/sh_timer.h>
  20. #include <linux/sh_intc.h>
  21. #include <linux/io.h>
  22. #include <linux/notifier.h>
  23. #include <asm/suspend.h>
  24. #include <asm/clock.h>
  25. #include <asm/mmzone.h>
  26. #include <asm/platform_early.h>
  27. #include <cpu/dma-register.h>
  28. #include <cpu/sh7724.h>
  29. /* DMA */
  30. static const struct sh_dmae_slave_config sh7724_dmae_slaves[] = {
  31. {
  32. .slave_id = SHDMA_SLAVE_SCIF0_TX,
  33. .addr = 0xffe0000c,
  34. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  35. .mid_rid = 0x21,
  36. }, {
  37. .slave_id = SHDMA_SLAVE_SCIF0_RX,
  38. .addr = 0xffe00014,
  39. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  40. .mid_rid = 0x22,
  41. }, {
  42. .slave_id = SHDMA_SLAVE_SCIF1_TX,
  43. .addr = 0xffe1000c,
  44. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  45. .mid_rid = 0x25,
  46. }, {
  47. .slave_id = SHDMA_SLAVE_SCIF1_RX,
  48. .addr = 0xffe10014,
  49. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  50. .mid_rid = 0x26,
  51. }, {
  52. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  53. .addr = 0xffe2000c,
  54. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  55. .mid_rid = 0x29,
  56. }, {
  57. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  58. .addr = 0xffe20014,
  59. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  60. .mid_rid = 0x2a,
  61. }, {
  62. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  63. .addr = 0xa4e30020,
  64. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  65. .mid_rid = 0x2d,
  66. }, {
  67. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  68. .addr = 0xa4e30024,
  69. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  70. .mid_rid = 0x2e,
  71. }, {
  72. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  73. .addr = 0xa4e40020,
  74. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  75. .mid_rid = 0x31,
  76. }, {
  77. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  78. .addr = 0xa4e40024,
  79. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  80. .mid_rid = 0x32,
  81. }, {
  82. .slave_id = SHDMA_SLAVE_SCIF5_TX,
  83. .addr = 0xa4e50020,
  84. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  85. .mid_rid = 0x35,
  86. }, {
  87. .slave_id = SHDMA_SLAVE_SCIF5_RX,
  88. .addr = 0xa4e50024,
  89. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  90. .mid_rid = 0x36,
  91. }, {
  92. .slave_id = SHDMA_SLAVE_USB0D0_TX,
  93. .addr = 0xA4D80100,
  94. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  95. .mid_rid = 0x73,
  96. }, {
  97. .slave_id = SHDMA_SLAVE_USB0D0_RX,
  98. .addr = 0xA4D80100,
  99. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  100. .mid_rid = 0x73,
  101. }, {
  102. .slave_id = SHDMA_SLAVE_USB0D1_TX,
  103. .addr = 0xA4D80120,
  104. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  105. .mid_rid = 0x77,
  106. }, {
  107. .slave_id = SHDMA_SLAVE_USB0D1_RX,
  108. .addr = 0xA4D80120,
  109. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  110. .mid_rid = 0x77,
  111. }, {
  112. .slave_id = SHDMA_SLAVE_USB1D0_TX,
  113. .addr = 0xA4D90100,
  114. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  115. .mid_rid = 0xab,
  116. }, {
  117. .slave_id = SHDMA_SLAVE_USB1D0_RX,
  118. .addr = 0xA4D90100,
  119. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  120. .mid_rid = 0xab,
  121. }, {
  122. .slave_id = SHDMA_SLAVE_USB1D1_TX,
  123. .addr = 0xA4D90120,
  124. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  125. .mid_rid = 0xaf,
  126. }, {
  127. .slave_id = SHDMA_SLAVE_USB1D1_RX,
  128. .addr = 0xA4D90120,
  129. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  130. .mid_rid = 0xaf,
  131. }, {
  132. .slave_id = SHDMA_SLAVE_SDHI0_TX,
  133. .addr = 0x04ce0030,
  134. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  135. .mid_rid = 0xc1,
  136. }, {
  137. .slave_id = SHDMA_SLAVE_SDHI0_RX,
  138. .addr = 0x04ce0030,
  139. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  140. .mid_rid = 0xc2,
  141. }, {
  142. .slave_id = SHDMA_SLAVE_SDHI1_TX,
  143. .addr = 0x04cf0030,
  144. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  145. .mid_rid = 0xc9,
  146. }, {
  147. .slave_id = SHDMA_SLAVE_SDHI1_RX,
  148. .addr = 0x04cf0030,
  149. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  150. .mid_rid = 0xca,
  151. },
  152. };
  153. static const struct sh_dmae_channel sh7724_dmae_channels[] = {
  154. {
  155. .offset = 0,
  156. .dmars = 0,
  157. .dmars_bit = 0,
  158. }, {
  159. .offset = 0x10,
  160. .dmars = 0,
  161. .dmars_bit = 8,
  162. }, {
  163. .offset = 0x20,
  164. .dmars = 4,
  165. .dmars_bit = 0,
  166. }, {
  167. .offset = 0x30,
  168. .dmars = 4,
  169. .dmars_bit = 8,
  170. }, {
  171. .offset = 0x50,
  172. .dmars = 8,
  173. .dmars_bit = 0,
  174. }, {
  175. .offset = 0x60,
  176. .dmars = 8,
  177. .dmars_bit = 8,
  178. }
  179. };
  180. static const unsigned int ts_shift[] = TS_SHIFT;
  181. static struct sh_dmae_pdata dma_platform_data = {
  182. .slave = sh7724_dmae_slaves,
  183. .slave_num = ARRAY_SIZE(sh7724_dmae_slaves),
  184. .channel = sh7724_dmae_channels,
  185. .channel_num = ARRAY_SIZE(sh7724_dmae_channels),
  186. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  187. .ts_low_mask = CHCR_TS_LOW_MASK,
  188. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  189. .ts_high_mask = CHCR_TS_HIGH_MASK,
  190. .ts_shift = ts_shift,
  191. .ts_shift_num = ARRAY_SIZE(ts_shift),
  192. .dmaor_init = DMAOR_INIT,
  193. };
  194. /* Resource order important! */
  195. static struct resource sh7724_dmae0_resources[] = {
  196. {
  197. /* Channel registers and DMAOR */
  198. .start = 0xfe008020,
  199. .end = 0xfe00808f,
  200. .flags = IORESOURCE_MEM,
  201. },
  202. {
  203. /* DMARSx */
  204. .start = 0xfe009000,
  205. .end = 0xfe00900b,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. {
  209. .name = "error_irq",
  210. .start = evt2irq(0xbc0),
  211. .end = evt2irq(0xbc0),
  212. .flags = IORESOURCE_IRQ,
  213. },
  214. {
  215. /* IRQ for channels 0-3 */
  216. .start = evt2irq(0x800),
  217. .end = evt2irq(0x860),
  218. .flags = IORESOURCE_IRQ,
  219. },
  220. {
  221. /* IRQ for channels 4-5 */
  222. .start = evt2irq(0xb80),
  223. .end = evt2irq(0xba0),
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. };
  227. /* Resource order important! */
  228. static struct resource sh7724_dmae1_resources[] = {
  229. {
  230. /* Channel registers and DMAOR */
  231. .start = 0xfdc08020,
  232. .end = 0xfdc0808f,
  233. .flags = IORESOURCE_MEM,
  234. },
  235. {
  236. /* DMARSx */
  237. .start = 0xfdc09000,
  238. .end = 0xfdc0900b,
  239. .flags = IORESOURCE_MEM,
  240. },
  241. {
  242. .name = "error_irq",
  243. .start = evt2irq(0xb40),
  244. .end = evt2irq(0xb40),
  245. .flags = IORESOURCE_IRQ,
  246. },
  247. {
  248. /* IRQ for channels 0-3 */
  249. .start = evt2irq(0x700),
  250. .end = evt2irq(0x760),
  251. .flags = IORESOURCE_IRQ,
  252. },
  253. {
  254. /* IRQ for channels 4-5 */
  255. .start = evt2irq(0xb00),
  256. .end = evt2irq(0xb20),
  257. .flags = IORESOURCE_IRQ,
  258. },
  259. };
  260. static struct platform_device dma0_device = {
  261. .name = "sh-dma-engine",
  262. .id = 0,
  263. .resource = sh7724_dmae0_resources,
  264. .num_resources = ARRAY_SIZE(sh7724_dmae0_resources),
  265. .dev = {
  266. .platform_data = &dma_platform_data,
  267. },
  268. };
  269. static struct platform_device dma1_device = {
  270. .name = "sh-dma-engine",
  271. .id = 1,
  272. .resource = sh7724_dmae1_resources,
  273. .num_resources = ARRAY_SIZE(sh7724_dmae1_resources),
  274. .dev = {
  275. .platform_data = &dma_platform_data,
  276. },
  277. };
  278. /* Serial */
  279. static struct plat_sci_port scif0_platform_data = {
  280. .scscr = SCSCR_REIE,
  281. .type = PORT_SCIF,
  282. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  283. };
  284. static struct resource scif0_resources[] = {
  285. DEFINE_RES_MEM(0xffe00000, 0x100),
  286. DEFINE_RES_IRQ(evt2irq(0xc00)),
  287. };
  288. static struct platform_device scif0_device = {
  289. .name = "sh-sci",
  290. .id = 0,
  291. .resource = scif0_resources,
  292. .num_resources = ARRAY_SIZE(scif0_resources),
  293. .dev = {
  294. .platform_data = &scif0_platform_data,
  295. },
  296. };
  297. static struct plat_sci_port scif1_platform_data = {
  298. .scscr = SCSCR_REIE,
  299. .type = PORT_SCIF,
  300. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  301. };
  302. static struct resource scif1_resources[] = {
  303. DEFINE_RES_MEM(0xffe10000, 0x100),
  304. DEFINE_RES_IRQ(evt2irq(0xc20)),
  305. };
  306. static struct platform_device scif1_device = {
  307. .name = "sh-sci",
  308. .id = 1,
  309. .resource = scif1_resources,
  310. .num_resources = ARRAY_SIZE(scif1_resources),
  311. .dev = {
  312. .platform_data = &scif1_platform_data,
  313. },
  314. };
  315. static struct plat_sci_port scif2_platform_data = {
  316. .scscr = SCSCR_REIE,
  317. .type = PORT_SCIF,
  318. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  319. };
  320. static struct resource scif2_resources[] = {
  321. DEFINE_RES_MEM(0xffe20000, 0x100),
  322. DEFINE_RES_IRQ(evt2irq(0xc40)),
  323. };
  324. static struct platform_device scif2_device = {
  325. .name = "sh-sci",
  326. .id = 2,
  327. .resource = scif2_resources,
  328. .num_resources = ARRAY_SIZE(scif2_resources),
  329. .dev = {
  330. .platform_data = &scif2_platform_data,
  331. },
  332. };
  333. static struct plat_sci_port scif3_platform_data = {
  334. .sampling_rate = 8,
  335. .type = PORT_SCIFA,
  336. };
  337. static struct resource scif3_resources[] = {
  338. DEFINE_RES_MEM(0xa4e30000, 0x100),
  339. DEFINE_RES_IRQ(evt2irq(0x900)),
  340. };
  341. static struct platform_device scif3_device = {
  342. .name = "sh-sci",
  343. .id = 3,
  344. .resource = scif3_resources,
  345. .num_resources = ARRAY_SIZE(scif3_resources),
  346. .dev = {
  347. .platform_data = &scif3_platform_data,
  348. },
  349. };
  350. static struct plat_sci_port scif4_platform_data = {
  351. .sampling_rate = 8,
  352. .type = PORT_SCIFA,
  353. };
  354. static struct resource scif4_resources[] = {
  355. DEFINE_RES_MEM(0xa4e40000, 0x100),
  356. DEFINE_RES_IRQ(evt2irq(0xd00)),
  357. };
  358. static struct platform_device scif4_device = {
  359. .name = "sh-sci",
  360. .id = 4,
  361. .resource = scif4_resources,
  362. .num_resources = ARRAY_SIZE(scif4_resources),
  363. .dev = {
  364. .platform_data = &scif4_platform_data,
  365. },
  366. };
  367. static struct plat_sci_port scif5_platform_data = {
  368. .sampling_rate = 8,
  369. .type = PORT_SCIFA,
  370. };
  371. static struct resource scif5_resources[] = {
  372. DEFINE_RES_MEM(0xa4e50000, 0x100),
  373. DEFINE_RES_IRQ(evt2irq(0xfa0)),
  374. };
  375. static struct platform_device scif5_device = {
  376. .name = "sh-sci",
  377. .id = 5,
  378. .resource = scif5_resources,
  379. .num_resources = ARRAY_SIZE(scif5_resources),
  380. .dev = {
  381. .platform_data = &scif5_platform_data,
  382. },
  383. };
  384. /* RTC */
  385. static struct resource rtc_resources[] = {
  386. [0] = {
  387. .start = 0xa465fec0,
  388. .end = 0xa465fec0 + 0x58 - 1,
  389. .flags = IORESOURCE_IO,
  390. },
  391. [1] = {
  392. /* Period IRQ */
  393. .start = evt2irq(0xaa0),
  394. .flags = IORESOURCE_IRQ,
  395. },
  396. [2] = {
  397. /* Carry IRQ */
  398. .start = evt2irq(0xac0),
  399. .flags = IORESOURCE_IRQ,
  400. },
  401. [3] = {
  402. /* Alarm IRQ */
  403. .start = evt2irq(0xa80),
  404. .flags = IORESOURCE_IRQ,
  405. },
  406. };
  407. static struct platform_device rtc_device = {
  408. .name = "sh-rtc",
  409. .id = -1,
  410. .num_resources = ARRAY_SIZE(rtc_resources),
  411. .resource = rtc_resources,
  412. };
  413. /* I2C0 */
  414. static struct resource iic0_resources[] = {
  415. [0] = {
  416. .name = "IIC0",
  417. .start = 0x04470000,
  418. .end = 0x04470018 - 1,
  419. .flags = IORESOURCE_MEM,
  420. },
  421. [1] = {
  422. .start = evt2irq(0xe00),
  423. .end = evt2irq(0xe60),
  424. .flags = IORESOURCE_IRQ,
  425. },
  426. };
  427. static struct platform_device iic0_device = {
  428. .name = "i2c-sh_mobile",
  429. .id = 0, /* "i2c0" clock */
  430. .num_resources = ARRAY_SIZE(iic0_resources),
  431. .resource = iic0_resources,
  432. };
  433. /* I2C1 */
  434. static struct resource iic1_resources[] = {
  435. [0] = {
  436. .name = "IIC1",
  437. .start = 0x04750000,
  438. .end = 0x04750018 - 1,
  439. .flags = IORESOURCE_MEM,
  440. },
  441. [1] = {
  442. .start = evt2irq(0xd80),
  443. .end = evt2irq(0xde0),
  444. .flags = IORESOURCE_IRQ,
  445. },
  446. };
  447. static struct platform_device iic1_device = {
  448. .name = "i2c-sh_mobile",
  449. .id = 1, /* "i2c1" clock */
  450. .num_resources = ARRAY_SIZE(iic1_resources),
  451. .resource = iic1_resources,
  452. };
  453. /* VPU */
  454. static struct uio_info vpu_platform_data = {
  455. .name = "VPU5F",
  456. .version = "0",
  457. .irq = evt2irq(0x980),
  458. };
  459. static struct resource vpu_resources[] = {
  460. [0] = {
  461. .name = "VPU",
  462. .start = 0xfe900000,
  463. .end = 0xfe902807,
  464. .flags = IORESOURCE_MEM,
  465. },
  466. [1] = {
  467. /* place holder for contiguous memory */
  468. },
  469. };
  470. static struct platform_device vpu_device = {
  471. .name = "uio_pdrv_genirq",
  472. .id = 0,
  473. .dev = {
  474. .platform_data = &vpu_platform_data,
  475. },
  476. .resource = vpu_resources,
  477. .num_resources = ARRAY_SIZE(vpu_resources),
  478. };
  479. /* VEU0 */
  480. static struct uio_info veu0_platform_data = {
  481. .name = "VEU3F0",
  482. .version = "0",
  483. .irq = evt2irq(0xc60),
  484. };
  485. static struct resource veu0_resources[] = {
  486. [0] = {
  487. .name = "VEU3F0",
  488. .start = 0xfe920000,
  489. .end = 0xfe9200cb,
  490. .flags = IORESOURCE_MEM,
  491. },
  492. [1] = {
  493. /* place holder for contiguous memory */
  494. },
  495. };
  496. static struct platform_device veu0_device = {
  497. .name = "uio_pdrv_genirq",
  498. .id = 1,
  499. .dev = {
  500. .platform_data = &veu0_platform_data,
  501. },
  502. .resource = veu0_resources,
  503. .num_resources = ARRAY_SIZE(veu0_resources),
  504. };
  505. /* VEU1 */
  506. static struct uio_info veu1_platform_data = {
  507. .name = "VEU3F1",
  508. .version = "0",
  509. .irq = evt2irq(0x8c0),
  510. };
  511. static struct resource veu1_resources[] = {
  512. [0] = {
  513. .name = "VEU3F1",
  514. .start = 0xfe924000,
  515. .end = 0xfe9240cb,
  516. .flags = IORESOURCE_MEM,
  517. },
  518. [1] = {
  519. /* place holder for contiguous memory */
  520. },
  521. };
  522. static struct platform_device veu1_device = {
  523. .name = "uio_pdrv_genirq",
  524. .id = 2,
  525. .dev = {
  526. .platform_data = &veu1_platform_data,
  527. },
  528. .resource = veu1_resources,
  529. .num_resources = ARRAY_SIZE(veu1_resources),
  530. };
  531. /* BEU0 */
  532. static struct uio_info beu0_platform_data = {
  533. .name = "BEU0",
  534. .version = "0",
  535. .irq = evt2irq(0x8A0),
  536. };
  537. static struct resource beu0_resources[] = {
  538. [0] = {
  539. .name = "BEU0",
  540. .start = 0xfe930000,
  541. .end = 0xfe933400,
  542. .flags = IORESOURCE_MEM,
  543. },
  544. [1] = {
  545. /* place holder for contiguous memory */
  546. },
  547. };
  548. static struct platform_device beu0_device = {
  549. .name = "uio_pdrv_genirq",
  550. .id = 6,
  551. .dev = {
  552. .platform_data = &beu0_platform_data,
  553. },
  554. .resource = beu0_resources,
  555. .num_resources = ARRAY_SIZE(beu0_resources),
  556. };
  557. /* BEU1 */
  558. static struct uio_info beu1_platform_data = {
  559. .name = "BEU1",
  560. .version = "0",
  561. .irq = evt2irq(0xA00),
  562. };
  563. static struct resource beu1_resources[] = {
  564. [0] = {
  565. .name = "BEU1",
  566. .start = 0xfe940000,
  567. .end = 0xfe943400,
  568. .flags = IORESOURCE_MEM,
  569. },
  570. [1] = {
  571. /* place holder for contiguous memory */
  572. },
  573. };
  574. static struct platform_device beu1_device = {
  575. .name = "uio_pdrv_genirq",
  576. .id = 7,
  577. .dev = {
  578. .platform_data = &beu1_platform_data,
  579. },
  580. .resource = beu1_resources,
  581. .num_resources = ARRAY_SIZE(beu1_resources),
  582. };
  583. static struct sh_timer_config cmt_platform_data = {
  584. .channels_mask = 0x20,
  585. };
  586. static struct resource cmt_resources[] = {
  587. DEFINE_RES_MEM(0x044a0000, 0x70),
  588. DEFINE_RES_IRQ(evt2irq(0xf00)),
  589. };
  590. static struct platform_device cmt_device = {
  591. .name = "sh-cmt-32",
  592. .id = 0,
  593. .dev = {
  594. .platform_data = &cmt_platform_data,
  595. },
  596. .resource = cmt_resources,
  597. .num_resources = ARRAY_SIZE(cmt_resources),
  598. };
  599. static struct sh_timer_config tmu0_platform_data = {
  600. .channels_mask = 7,
  601. };
  602. static struct resource tmu0_resources[] = {
  603. DEFINE_RES_MEM(0xffd80000, 0x2c),
  604. DEFINE_RES_IRQ(evt2irq(0x400)),
  605. DEFINE_RES_IRQ(evt2irq(0x420)),
  606. DEFINE_RES_IRQ(evt2irq(0x440)),
  607. };
  608. static struct platform_device tmu0_device = {
  609. .name = "sh-tmu",
  610. .id = 0,
  611. .dev = {
  612. .platform_data = &tmu0_platform_data,
  613. },
  614. .resource = tmu0_resources,
  615. .num_resources = ARRAY_SIZE(tmu0_resources),
  616. };
  617. static struct sh_timer_config tmu1_platform_data = {
  618. .channels_mask = 7,
  619. };
  620. static struct resource tmu1_resources[] = {
  621. DEFINE_RES_MEM(0xffd90000, 0x2c),
  622. DEFINE_RES_IRQ(evt2irq(0x920)),
  623. DEFINE_RES_IRQ(evt2irq(0x940)),
  624. DEFINE_RES_IRQ(evt2irq(0x960)),
  625. };
  626. static struct platform_device tmu1_device = {
  627. .name = "sh-tmu",
  628. .id = 1,
  629. .dev = {
  630. .platform_data = &tmu1_platform_data,
  631. },
  632. .resource = tmu1_resources,
  633. .num_resources = ARRAY_SIZE(tmu1_resources),
  634. };
  635. /* JPU */
  636. static struct uio_info jpu_platform_data = {
  637. .name = "JPU",
  638. .version = "0",
  639. .irq = evt2irq(0x560),
  640. };
  641. static struct resource jpu_resources[] = {
  642. [0] = {
  643. .name = "JPU",
  644. .start = 0xfe980000,
  645. .end = 0xfe9902d3,
  646. .flags = IORESOURCE_MEM,
  647. },
  648. [1] = {
  649. /* place holder for contiguous memory */
  650. },
  651. };
  652. static struct platform_device jpu_device = {
  653. .name = "uio_pdrv_genirq",
  654. .id = 3,
  655. .dev = {
  656. .platform_data = &jpu_platform_data,
  657. },
  658. .resource = jpu_resources,
  659. .num_resources = ARRAY_SIZE(jpu_resources),
  660. };
  661. /* SPU2DSP0 */
  662. static struct uio_info spu0_platform_data = {
  663. .name = "SPU2DSP0",
  664. .version = "0",
  665. .irq = evt2irq(0xcc0),
  666. };
  667. static struct resource spu0_resources[] = {
  668. [0] = {
  669. .name = "SPU2DSP0",
  670. .start = 0xFE200000,
  671. .end = 0xFE2FFFFF,
  672. .flags = IORESOURCE_MEM,
  673. },
  674. [1] = {
  675. /* place holder for contiguous memory */
  676. },
  677. };
  678. static struct platform_device spu0_device = {
  679. .name = "uio_pdrv_genirq",
  680. .id = 4,
  681. .dev = {
  682. .platform_data = &spu0_platform_data,
  683. },
  684. .resource = spu0_resources,
  685. .num_resources = ARRAY_SIZE(spu0_resources),
  686. };
  687. /* SPU2DSP1 */
  688. static struct uio_info spu1_platform_data = {
  689. .name = "SPU2DSP1",
  690. .version = "0",
  691. .irq = evt2irq(0xce0),
  692. };
  693. static struct resource spu1_resources[] = {
  694. [0] = {
  695. .name = "SPU2DSP1",
  696. .start = 0xFE300000,
  697. .end = 0xFE3FFFFF,
  698. .flags = IORESOURCE_MEM,
  699. },
  700. [1] = {
  701. /* place holder for contiguous memory */
  702. },
  703. };
  704. static struct platform_device spu1_device = {
  705. .name = "uio_pdrv_genirq",
  706. .id = 5,
  707. .dev = {
  708. .platform_data = &spu1_platform_data,
  709. },
  710. .resource = spu1_resources,
  711. .num_resources = ARRAY_SIZE(spu1_resources),
  712. };
  713. static struct platform_device *sh7724_devices[] __initdata = {
  714. &scif0_device,
  715. &scif1_device,
  716. &scif2_device,
  717. &scif3_device,
  718. &scif4_device,
  719. &scif5_device,
  720. &cmt_device,
  721. &tmu0_device,
  722. &tmu1_device,
  723. &dma0_device,
  724. &dma1_device,
  725. &rtc_device,
  726. &iic0_device,
  727. &iic1_device,
  728. &vpu_device,
  729. &veu0_device,
  730. &veu1_device,
  731. &beu0_device,
  732. &beu1_device,
  733. &jpu_device,
  734. &spu0_device,
  735. &spu1_device,
  736. };
  737. static int __init sh7724_devices_setup(void)
  738. {
  739. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  740. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  741. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  742. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  743. platform_resource_setup_memory(&spu0_device, "spu0", 2 << 20);
  744. platform_resource_setup_memory(&spu1_device, "spu1", 2 << 20);
  745. return platform_add_devices(sh7724_devices,
  746. ARRAY_SIZE(sh7724_devices));
  747. }
  748. arch_initcall(sh7724_devices_setup);
  749. static struct platform_device *sh7724_early_devices[] __initdata = {
  750. &scif0_device,
  751. &scif1_device,
  752. &scif2_device,
  753. &scif3_device,
  754. &scif4_device,
  755. &scif5_device,
  756. &cmt_device,
  757. &tmu0_device,
  758. &tmu1_device,
  759. };
  760. void __init plat_early_device_setup(void)
  761. {
  762. sh_early_platform_add_devices(sh7724_early_devices,
  763. ARRAY_SIZE(sh7724_early_devices));
  764. }
  765. #define RAMCR_CACHE_L2FC 0x0002
  766. #define RAMCR_CACHE_L2E 0x0001
  767. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  768. void l2_cache_init(void)
  769. {
  770. /* Enable L2 cache */
  771. __raw_writel(L2_CACHE_ENABLE, RAMCR);
  772. }
  773. enum {
  774. UNUSED = 0,
  775. ENABLED,
  776. DISABLED,
  777. /* interrupt sources */
  778. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  779. HUDI,
  780. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  781. _2DG_TRI, _2DG_INI, _2DG_CEI,
  782. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  783. VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU,
  784. SCIFA3,
  785. VPU,
  786. TPU,
  787. CEU1,
  788. BEU1,
  789. USB0, USB1,
  790. ATAPI,
  791. RTC_ATI, RTC_PRI, RTC_CUI,
  792. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  793. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  794. KEYSC,
  795. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  796. VEU0,
  797. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  798. SPU_SPUI0, SPU_SPUI1,
  799. SCIFA4,
  800. ICB,
  801. ETHI,
  802. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  803. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  804. CMT,
  805. TSIF,
  806. FSI,
  807. SCIFA5,
  808. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  809. IRDA,
  810. JPU,
  811. _2DDMAC,
  812. MMC_MMC2I, MMC_MMC3I,
  813. LCDC,
  814. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  815. /* interrupt groups */
  816. DMAC1A, _2DG, DMAC0A, VIO, USB, RTC,
  817. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMCIF,
  818. };
  819. static struct intc_vect vectors[] __initdata = {
  820. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  821. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  822. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  823. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  824. INTC_VECT(DMAC1A_DEI0, 0x700),
  825. INTC_VECT(DMAC1A_DEI1, 0x720),
  826. INTC_VECT(DMAC1A_DEI2, 0x740),
  827. INTC_VECT(DMAC1A_DEI3, 0x760),
  828. INTC_VECT(_2DG_TRI, 0x780),
  829. INTC_VECT(_2DG_INI, 0x7A0),
  830. INTC_VECT(_2DG_CEI, 0x7C0),
  831. INTC_VECT(DMAC0A_DEI0, 0x800),
  832. INTC_VECT(DMAC0A_DEI1, 0x820),
  833. INTC_VECT(DMAC0A_DEI2, 0x840),
  834. INTC_VECT(DMAC0A_DEI3, 0x860),
  835. INTC_VECT(VIO_CEU0, 0x880),
  836. INTC_VECT(VIO_BEU0, 0x8A0),
  837. INTC_VECT(VIO_VEU1, 0x8C0),
  838. INTC_VECT(VIO_VOU, 0x8E0),
  839. INTC_VECT(SCIFA3, 0x900),
  840. INTC_VECT(VPU, 0x980),
  841. INTC_VECT(TPU, 0x9A0),
  842. INTC_VECT(CEU1, 0x9E0),
  843. INTC_VECT(BEU1, 0xA00),
  844. INTC_VECT(USB0, 0xA20),
  845. INTC_VECT(USB1, 0xA40),
  846. INTC_VECT(ATAPI, 0xA60),
  847. INTC_VECT(RTC_ATI, 0xA80),
  848. INTC_VECT(RTC_PRI, 0xAA0),
  849. INTC_VECT(RTC_CUI, 0xAC0),
  850. INTC_VECT(DMAC1B_DEI4, 0xB00),
  851. INTC_VECT(DMAC1B_DEI5, 0xB20),
  852. INTC_VECT(DMAC1B_DADERR, 0xB40),
  853. INTC_VECT(DMAC0B_DEI4, 0xB80),
  854. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  855. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  856. INTC_VECT(KEYSC, 0xBE0),
  857. INTC_VECT(SCIF_SCIF0, 0xC00),
  858. INTC_VECT(SCIF_SCIF1, 0xC20),
  859. INTC_VECT(SCIF_SCIF2, 0xC40),
  860. INTC_VECT(VEU0, 0xC60),
  861. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  862. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  863. INTC_VECT(SPU_SPUI0, 0xCC0),
  864. INTC_VECT(SPU_SPUI1, 0xCE0),
  865. INTC_VECT(SCIFA4, 0xD00),
  866. INTC_VECT(ICB, 0xD20),
  867. INTC_VECT(ETHI, 0xD60),
  868. INTC_VECT(I2C1_ALI, 0xD80),
  869. INTC_VECT(I2C1_TACKI, 0xDA0),
  870. INTC_VECT(I2C1_WAITI, 0xDC0),
  871. INTC_VECT(I2C1_DTEI, 0xDE0),
  872. INTC_VECT(I2C0_ALI, 0xE00),
  873. INTC_VECT(I2C0_TACKI, 0xE20),
  874. INTC_VECT(I2C0_WAITI, 0xE40),
  875. INTC_VECT(I2C0_DTEI, 0xE60),
  876. INTC_VECT(SDHI0, 0xE80),
  877. INTC_VECT(SDHI0, 0xEA0),
  878. INTC_VECT(SDHI0, 0xEC0),
  879. INTC_VECT(SDHI0, 0xEE0),
  880. INTC_VECT(CMT, 0xF00),
  881. INTC_VECT(TSIF, 0xF20),
  882. INTC_VECT(FSI, 0xF80),
  883. INTC_VECT(SCIFA5, 0xFA0),
  884. INTC_VECT(TMU0_TUNI0, 0x400),
  885. INTC_VECT(TMU0_TUNI1, 0x420),
  886. INTC_VECT(TMU0_TUNI2, 0x440),
  887. INTC_VECT(IRDA, 0x480),
  888. INTC_VECT(SDHI1, 0x4E0),
  889. INTC_VECT(SDHI1, 0x500),
  890. INTC_VECT(SDHI1, 0x520),
  891. INTC_VECT(JPU, 0x560),
  892. INTC_VECT(_2DDMAC, 0x4A0),
  893. INTC_VECT(MMC_MMC2I, 0x5A0),
  894. INTC_VECT(MMC_MMC3I, 0x5C0),
  895. INTC_VECT(LCDC, 0xF40),
  896. INTC_VECT(TMU1_TUNI0, 0x920),
  897. INTC_VECT(TMU1_TUNI1, 0x940),
  898. INTC_VECT(TMU1_TUNI2, 0x960),
  899. };
  900. static struct intc_group groups[] __initdata = {
  901. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  902. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI),
  903. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  904. INTC_GROUP(VIO, VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU),
  905. INTC_GROUP(USB, USB0, USB1),
  906. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  907. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  908. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  909. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  910. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  911. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  912. INTC_GROUP(MMCIF, MMC_MMC2I, MMC_MMC3I),
  913. };
  914. static struct intc_mask_reg mask_registers[] __initdata = {
  915. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  916. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  917. 0, ENABLED, ENABLED, ENABLED } },
  918. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  919. { VIO_VOU, VIO_VEU1, VIO_BEU0, VIO_CEU0,
  920. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  921. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  922. { 0, 0, 0, VPU, ATAPI, ETHI, 0, SCIFA3 } },
  923. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  924. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  925. SPU_SPUI1, SPU_SPUI0, BEU1, IRDA } },
  926. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  927. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  928. JPU, 0, 0, LCDC } },
  929. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  930. { KEYSC, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  931. VEU0, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  932. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  933. { 0, 0, ICB, SCIFA4,
  934. CEU1, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  935. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  936. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  937. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  938. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  939. { DISABLED, ENABLED, ENABLED, ENABLED,
  940. 0, 0, SCIFA5, FSI } },
  941. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  942. { 0, 0, 0, CMT, 0, USB1, USB0, 0 } },
  943. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  944. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  945. 0, RTC_CUI, RTC_PRI, RTC_ATI } },
  946. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  947. { 0, _2DG_CEI, _2DG_INI, _2DG_TRI,
  948. 0, TPU, 0, TSIF } },
  949. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  950. { 0, 0, MMC_MMC3I, MMC_MMC2I, 0, 0, 0, _2DDMAC } },
  951. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  952. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  953. };
  954. static struct intc_prio_reg prio_registers[] __initdata = {
  955. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  956. TMU0_TUNI2, IRDA } },
  957. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, DMAC1A, BEU1 } },
  958. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  959. TMU1_TUNI2, SPU } },
  960. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMCIF, 0, ATAPI } },
  961. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA3, VPU } },
  962. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC0B, USB, CMT } },
  963. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  964. SCIF_SCIF2, VEU0 } },
  965. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  966. I2C1, I2C0 } },
  967. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA4, ICB, TSIF, _2DG } },
  968. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU1, ETHI, FSI, SDHI1 } },
  969. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, 0, SDHI0 } },
  970. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA5, 0, TPU, _2DDMAC } },
  971. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  972. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  973. };
  974. static struct intc_sense_reg sense_registers[] __initdata = {
  975. { 0xa414001c, 16, 2, /* ICR1 */
  976. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  977. };
  978. static struct intc_mask_reg ack_registers[] __initdata = {
  979. { 0xa4140024, 0, 8, /* INTREQ00 */
  980. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  981. };
  982. static struct intc_desc intc_desc __initdata = {
  983. .name = "sh7724",
  984. .force_enable = ENABLED,
  985. .force_disable = DISABLED,
  986. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  987. prio_registers, sense_registers, ack_registers),
  988. };
  989. void __init plat_irq_setup(void)
  990. {
  991. register_intc_controller(&intc_desc);
  992. }
  993. static struct {
  994. /* BSC */
  995. unsigned long mmselr;
  996. unsigned long cs0bcr;
  997. unsigned long cs4bcr;
  998. unsigned long cs5abcr;
  999. unsigned long cs5bbcr;
  1000. unsigned long cs6abcr;
  1001. unsigned long cs6bbcr;
  1002. unsigned long cs4wcr;
  1003. unsigned long cs5awcr;
  1004. unsigned long cs5bwcr;
  1005. unsigned long cs6awcr;
  1006. unsigned long cs6bwcr;
  1007. /* INTC */
  1008. unsigned short ipra;
  1009. unsigned short iprb;
  1010. unsigned short iprc;
  1011. unsigned short iprd;
  1012. unsigned short ipre;
  1013. unsigned short iprf;
  1014. unsigned short iprg;
  1015. unsigned short iprh;
  1016. unsigned short ipri;
  1017. unsigned short iprj;
  1018. unsigned short iprk;
  1019. unsigned short iprl;
  1020. unsigned char imr0;
  1021. unsigned char imr1;
  1022. unsigned char imr2;
  1023. unsigned char imr3;
  1024. unsigned char imr4;
  1025. unsigned char imr5;
  1026. unsigned char imr6;
  1027. unsigned char imr7;
  1028. unsigned char imr8;
  1029. unsigned char imr9;
  1030. unsigned char imr10;
  1031. unsigned char imr11;
  1032. unsigned char imr12;
  1033. /* RWDT */
  1034. unsigned short rwtcnt;
  1035. unsigned short rwtcsr;
  1036. /* CPG */
  1037. unsigned long irdaclk;
  1038. unsigned long spuclk;
  1039. } sh7724_rstandby_state;
  1040. static int sh7724_pre_sleep_notifier_call(struct notifier_block *nb,
  1041. unsigned long flags, void *unused)
  1042. {
  1043. if (!(flags & SUSP_SH_RSTANDBY))
  1044. return NOTIFY_DONE;
  1045. /* BCR */
  1046. sh7724_rstandby_state.mmselr = __raw_readl(0xff800020); /* MMSELR */
  1047. sh7724_rstandby_state.mmselr |= 0xa5a50000;
  1048. sh7724_rstandby_state.cs0bcr = __raw_readl(0xfec10004); /* CS0BCR */
  1049. sh7724_rstandby_state.cs4bcr = __raw_readl(0xfec10010); /* CS4BCR */
  1050. sh7724_rstandby_state.cs5abcr = __raw_readl(0xfec10014); /* CS5ABCR */
  1051. sh7724_rstandby_state.cs5bbcr = __raw_readl(0xfec10018); /* CS5BBCR */
  1052. sh7724_rstandby_state.cs6abcr = __raw_readl(0xfec1001c); /* CS6ABCR */
  1053. sh7724_rstandby_state.cs6bbcr = __raw_readl(0xfec10020); /* CS6BBCR */
  1054. sh7724_rstandby_state.cs4wcr = __raw_readl(0xfec10030); /* CS4WCR */
  1055. sh7724_rstandby_state.cs5awcr = __raw_readl(0xfec10034); /* CS5AWCR */
  1056. sh7724_rstandby_state.cs5bwcr = __raw_readl(0xfec10038); /* CS5BWCR */
  1057. sh7724_rstandby_state.cs6awcr = __raw_readl(0xfec1003c); /* CS6AWCR */
  1058. sh7724_rstandby_state.cs6bwcr = __raw_readl(0xfec10040); /* CS6BWCR */
  1059. /* INTC */
  1060. sh7724_rstandby_state.ipra = __raw_readw(0xa4080000); /* IPRA */
  1061. sh7724_rstandby_state.iprb = __raw_readw(0xa4080004); /* IPRB */
  1062. sh7724_rstandby_state.iprc = __raw_readw(0xa4080008); /* IPRC */
  1063. sh7724_rstandby_state.iprd = __raw_readw(0xa408000c); /* IPRD */
  1064. sh7724_rstandby_state.ipre = __raw_readw(0xa4080010); /* IPRE */
  1065. sh7724_rstandby_state.iprf = __raw_readw(0xa4080014); /* IPRF */
  1066. sh7724_rstandby_state.iprg = __raw_readw(0xa4080018); /* IPRG */
  1067. sh7724_rstandby_state.iprh = __raw_readw(0xa408001c); /* IPRH */
  1068. sh7724_rstandby_state.ipri = __raw_readw(0xa4080020); /* IPRI */
  1069. sh7724_rstandby_state.iprj = __raw_readw(0xa4080024); /* IPRJ */
  1070. sh7724_rstandby_state.iprk = __raw_readw(0xa4080028); /* IPRK */
  1071. sh7724_rstandby_state.iprl = __raw_readw(0xa408002c); /* IPRL */
  1072. sh7724_rstandby_state.imr0 = __raw_readb(0xa4080080); /* IMR0 */
  1073. sh7724_rstandby_state.imr1 = __raw_readb(0xa4080084); /* IMR1 */
  1074. sh7724_rstandby_state.imr2 = __raw_readb(0xa4080088); /* IMR2 */
  1075. sh7724_rstandby_state.imr3 = __raw_readb(0xa408008c); /* IMR3 */
  1076. sh7724_rstandby_state.imr4 = __raw_readb(0xa4080090); /* IMR4 */
  1077. sh7724_rstandby_state.imr5 = __raw_readb(0xa4080094); /* IMR5 */
  1078. sh7724_rstandby_state.imr6 = __raw_readb(0xa4080098); /* IMR6 */
  1079. sh7724_rstandby_state.imr7 = __raw_readb(0xa408009c); /* IMR7 */
  1080. sh7724_rstandby_state.imr8 = __raw_readb(0xa40800a0); /* IMR8 */
  1081. sh7724_rstandby_state.imr9 = __raw_readb(0xa40800a4); /* IMR9 */
  1082. sh7724_rstandby_state.imr10 = __raw_readb(0xa40800a8); /* IMR10 */
  1083. sh7724_rstandby_state.imr11 = __raw_readb(0xa40800ac); /* IMR11 */
  1084. sh7724_rstandby_state.imr12 = __raw_readb(0xa40800b0); /* IMR12 */
  1085. /* RWDT */
  1086. sh7724_rstandby_state.rwtcnt = __raw_readb(0xa4520000); /* RWTCNT */
  1087. sh7724_rstandby_state.rwtcnt |= 0x5a00;
  1088. sh7724_rstandby_state.rwtcsr = __raw_readb(0xa4520004); /* RWTCSR */
  1089. sh7724_rstandby_state.rwtcsr |= 0xa500;
  1090. __raw_writew(sh7724_rstandby_state.rwtcsr & 0x07, 0xa4520004);
  1091. /* CPG */
  1092. sh7724_rstandby_state.irdaclk = __raw_readl(0xa4150018); /* IRDACLKCR */
  1093. sh7724_rstandby_state.spuclk = __raw_readl(0xa415003c); /* SPUCLKCR */
  1094. return NOTIFY_DONE;
  1095. }
  1096. static int sh7724_post_sleep_notifier_call(struct notifier_block *nb,
  1097. unsigned long flags, void *unused)
  1098. {
  1099. if (!(flags & SUSP_SH_RSTANDBY))
  1100. return NOTIFY_DONE;
  1101. /* BCR */
  1102. __raw_writel(sh7724_rstandby_state.mmselr, 0xff800020); /* MMSELR */
  1103. __raw_writel(sh7724_rstandby_state.cs0bcr, 0xfec10004); /* CS0BCR */
  1104. __raw_writel(sh7724_rstandby_state.cs4bcr, 0xfec10010); /* CS4BCR */
  1105. __raw_writel(sh7724_rstandby_state.cs5abcr, 0xfec10014); /* CS5ABCR */
  1106. __raw_writel(sh7724_rstandby_state.cs5bbcr, 0xfec10018); /* CS5BBCR */
  1107. __raw_writel(sh7724_rstandby_state.cs6abcr, 0xfec1001c); /* CS6ABCR */
  1108. __raw_writel(sh7724_rstandby_state.cs6bbcr, 0xfec10020); /* CS6BBCR */
  1109. __raw_writel(sh7724_rstandby_state.cs4wcr, 0xfec10030); /* CS4WCR */
  1110. __raw_writel(sh7724_rstandby_state.cs5awcr, 0xfec10034); /* CS5AWCR */
  1111. __raw_writel(sh7724_rstandby_state.cs5bwcr, 0xfec10038); /* CS5BWCR */
  1112. __raw_writel(sh7724_rstandby_state.cs6awcr, 0xfec1003c); /* CS6AWCR */
  1113. __raw_writel(sh7724_rstandby_state.cs6bwcr, 0xfec10040); /* CS6BWCR */
  1114. /* INTC */
  1115. __raw_writew(sh7724_rstandby_state.ipra, 0xa4080000); /* IPRA */
  1116. __raw_writew(sh7724_rstandby_state.iprb, 0xa4080004); /* IPRB */
  1117. __raw_writew(sh7724_rstandby_state.iprc, 0xa4080008); /* IPRC */
  1118. __raw_writew(sh7724_rstandby_state.iprd, 0xa408000c); /* IPRD */
  1119. __raw_writew(sh7724_rstandby_state.ipre, 0xa4080010); /* IPRE */
  1120. __raw_writew(sh7724_rstandby_state.iprf, 0xa4080014); /* IPRF */
  1121. __raw_writew(sh7724_rstandby_state.iprg, 0xa4080018); /* IPRG */
  1122. __raw_writew(sh7724_rstandby_state.iprh, 0xa408001c); /* IPRH */
  1123. __raw_writew(sh7724_rstandby_state.ipri, 0xa4080020); /* IPRI */
  1124. __raw_writew(sh7724_rstandby_state.iprj, 0xa4080024); /* IPRJ */
  1125. __raw_writew(sh7724_rstandby_state.iprk, 0xa4080028); /* IPRK */
  1126. __raw_writew(sh7724_rstandby_state.iprl, 0xa408002c); /* IPRL */
  1127. __raw_writeb(sh7724_rstandby_state.imr0, 0xa4080080); /* IMR0 */
  1128. __raw_writeb(sh7724_rstandby_state.imr1, 0xa4080084); /* IMR1 */
  1129. __raw_writeb(sh7724_rstandby_state.imr2, 0xa4080088); /* IMR2 */
  1130. __raw_writeb(sh7724_rstandby_state.imr3, 0xa408008c); /* IMR3 */
  1131. __raw_writeb(sh7724_rstandby_state.imr4, 0xa4080090); /* IMR4 */
  1132. __raw_writeb(sh7724_rstandby_state.imr5, 0xa4080094); /* IMR5 */
  1133. __raw_writeb(sh7724_rstandby_state.imr6, 0xa4080098); /* IMR6 */
  1134. __raw_writeb(sh7724_rstandby_state.imr7, 0xa408009c); /* IMR7 */
  1135. __raw_writeb(sh7724_rstandby_state.imr8, 0xa40800a0); /* IMR8 */
  1136. __raw_writeb(sh7724_rstandby_state.imr9, 0xa40800a4); /* IMR9 */
  1137. __raw_writeb(sh7724_rstandby_state.imr10, 0xa40800a8); /* IMR10 */
  1138. __raw_writeb(sh7724_rstandby_state.imr11, 0xa40800ac); /* IMR11 */
  1139. __raw_writeb(sh7724_rstandby_state.imr12, 0xa40800b0); /* IMR12 */
  1140. /* RWDT */
  1141. __raw_writew(sh7724_rstandby_state.rwtcnt, 0xa4520000); /* RWTCNT */
  1142. __raw_writew(sh7724_rstandby_state.rwtcsr, 0xa4520004); /* RWTCSR */
  1143. /* CPG */
  1144. __raw_writel(sh7724_rstandby_state.irdaclk, 0xa4150018); /* IRDACLKCR */
  1145. __raw_writel(sh7724_rstandby_state.spuclk, 0xa415003c); /* SPUCLKCR */
  1146. return NOTIFY_DONE;
  1147. }
  1148. static struct notifier_block sh7724_pre_sleep_notifier = {
  1149. .notifier_call = sh7724_pre_sleep_notifier_call,
  1150. .priority = SH_MOBILE_PRE(SH_MOBILE_SLEEP_CPU),
  1151. };
  1152. static struct notifier_block sh7724_post_sleep_notifier = {
  1153. .notifier_call = sh7724_post_sleep_notifier_call,
  1154. .priority = SH_MOBILE_POST(SH_MOBILE_SLEEP_CPU),
  1155. };
  1156. static int __init sh7724_sleep_setup(void)
  1157. {
  1158. atomic_notifier_chain_register(&sh_mobile_pre_sleep_notifier_list,
  1159. &sh7724_pre_sleep_notifier);
  1160. atomic_notifier_chain_register(&sh_mobile_post_sleep_notifier_list,
  1161. &sh7724_post_sleep_notifier);
  1162. return 0;
  1163. }
  1164. arch_initcall(sh7724_sleep_setup);