setup-sh7723.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7723 Setup
  4. *
  5. * Copyright (C) 2008 Paul Mundt
  6. */
  7. #include <linux/platform_device.h>
  8. #include <linux/init.h>
  9. #include <linux/serial.h>
  10. #include <linux/mm.h>
  11. #include <linux/serial_sci.h>
  12. #include <linux/uio_driver.h>
  13. #include <linux/usb/r8a66597.h>
  14. #include <linux/sh_timer.h>
  15. #include <linux/sh_intc.h>
  16. #include <linux/io.h>
  17. #include <asm/clock.h>
  18. #include <asm/mmzone.h>
  19. #include <asm/platform_early.h>
  20. #include <cpu/sh7723.h>
  21. /* Serial */
  22. static struct plat_sci_port scif0_platform_data = {
  23. .scscr = SCSCR_REIE,
  24. .type = PORT_SCIF,
  25. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  26. };
  27. static struct resource scif0_resources[] = {
  28. DEFINE_RES_MEM(0xffe00000, 0x100),
  29. DEFINE_RES_IRQ(evt2irq(0xc00)),
  30. };
  31. static struct platform_device scif0_device = {
  32. .name = "sh-sci",
  33. .id = 0,
  34. .resource = scif0_resources,
  35. .num_resources = ARRAY_SIZE(scif0_resources),
  36. .dev = {
  37. .platform_data = &scif0_platform_data,
  38. },
  39. };
  40. static struct plat_sci_port scif1_platform_data = {
  41. .scscr = SCSCR_REIE,
  42. .type = PORT_SCIF,
  43. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  44. };
  45. static struct resource scif1_resources[] = {
  46. DEFINE_RES_MEM(0xffe10000, 0x100),
  47. DEFINE_RES_IRQ(evt2irq(0xc20)),
  48. };
  49. static struct platform_device scif1_device = {
  50. .name = "sh-sci",
  51. .id = 1,
  52. .resource = scif1_resources,
  53. .num_resources = ARRAY_SIZE(scif1_resources),
  54. .dev = {
  55. .platform_data = &scif1_platform_data,
  56. },
  57. };
  58. static struct plat_sci_port scif2_platform_data = {
  59. .scscr = SCSCR_REIE,
  60. .type = PORT_SCIF,
  61. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  62. };
  63. static struct resource scif2_resources[] = {
  64. DEFINE_RES_MEM(0xffe20000, 0x100),
  65. DEFINE_RES_IRQ(evt2irq(0xc40)),
  66. };
  67. static struct platform_device scif2_device = {
  68. .name = "sh-sci",
  69. .id = 2,
  70. .resource = scif2_resources,
  71. .num_resources = ARRAY_SIZE(scif2_resources),
  72. .dev = {
  73. .platform_data = &scif2_platform_data,
  74. },
  75. };
  76. static struct plat_sci_port scif3_platform_data = {
  77. .sampling_rate = 8,
  78. .type = PORT_SCIFA,
  79. };
  80. static struct resource scif3_resources[] = {
  81. DEFINE_RES_MEM(0xa4e30000, 0x100),
  82. DEFINE_RES_IRQ(evt2irq(0x900)),
  83. };
  84. static struct platform_device scif3_device = {
  85. .name = "sh-sci",
  86. .id = 3,
  87. .resource = scif3_resources,
  88. .num_resources = ARRAY_SIZE(scif3_resources),
  89. .dev = {
  90. .platform_data = &scif3_platform_data,
  91. },
  92. };
  93. static struct plat_sci_port scif4_platform_data = {
  94. .sampling_rate = 8,
  95. .type = PORT_SCIFA,
  96. };
  97. static struct resource scif4_resources[] = {
  98. DEFINE_RES_MEM(0xa4e40000, 0x100),
  99. DEFINE_RES_IRQ(evt2irq(0xd00)),
  100. };
  101. static struct platform_device scif4_device = {
  102. .name = "sh-sci",
  103. .id = 4,
  104. .resource = scif4_resources,
  105. .num_resources = ARRAY_SIZE(scif4_resources),
  106. .dev = {
  107. .platform_data = &scif4_platform_data,
  108. },
  109. };
  110. static struct plat_sci_port scif5_platform_data = {
  111. .sampling_rate = 8,
  112. .type = PORT_SCIFA,
  113. };
  114. static struct resource scif5_resources[] = {
  115. DEFINE_RES_MEM(0xa4e50000, 0x100),
  116. DEFINE_RES_IRQ(evt2irq(0xfa0)),
  117. };
  118. static struct platform_device scif5_device = {
  119. .name = "sh-sci",
  120. .id = 5,
  121. .resource = scif5_resources,
  122. .num_resources = ARRAY_SIZE(scif5_resources),
  123. .dev = {
  124. .platform_data = &scif5_platform_data,
  125. },
  126. };
  127. static struct uio_info vpu_platform_data = {
  128. .name = "VPU5",
  129. .version = "0",
  130. .irq = evt2irq(0x980),
  131. };
  132. static struct resource vpu_resources[] = {
  133. [0] = {
  134. .name = "VPU",
  135. .start = 0xfe900000,
  136. .end = 0xfe902807,
  137. .flags = IORESOURCE_MEM,
  138. },
  139. [1] = {
  140. /* place holder for contiguous memory */
  141. },
  142. };
  143. static struct platform_device vpu_device = {
  144. .name = "uio_pdrv_genirq",
  145. .id = 0,
  146. .dev = {
  147. .platform_data = &vpu_platform_data,
  148. },
  149. .resource = vpu_resources,
  150. .num_resources = ARRAY_SIZE(vpu_resources),
  151. };
  152. static struct uio_info veu0_platform_data = {
  153. .name = "VEU2H",
  154. .version = "0",
  155. .irq = evt2irq(0x8c0),
  156. };
  157. static struct resource veu0_resources[] = {
  158. [0] = {
  159. .name = "VEU2H0",
  160. .start = 0xfe920000,
  161. .end = 0xfe92027b,
  162. .flags = IORESOURCE_MEM,
  163. },
  164. [1] = {
  165. /* place holder for contiguous memory */
  166. },
  167. };
  168. static struct platform_device veu0_device = {
  169. .name = "uio_pdrv_genirq",
  170. .id = 1,
  171. .dev = {
  172. .platform_data = &veu0_platform_data,
  173. },
  174. .resource = veu0_resources,
  175. .num_resources = ARRAY_SIZE(veu0_resources),
  176. };
  177. static struct uio_info veu1_platform_data = {
  178. .name = "VEU2H",
  179. .version = "0",
  180. .irq = evt2irq(0x560),
  181. };
  182. static struct resource veu1_resources[] = {
  183. [0] = {
  184. .name = "VEU2H1",
  185. .start = 0xfe924000,
  186. .end = 0xfe92427b,
  187. .flags = IORESOURCE_MEM,
  188. },
  189. [1] = {
  190. /* place holder for contiguous memory */
  191. },
  192. };
  193. static struct platform_device veu1_device = {
  194. .name = "uio_pdrv_genirq",
  195. .id = 2,
  196. .dev = {
  197. .platform_data = &veu1_platform_data,
  198. },
  199. .resource = veu1_resources,
  200. .num_resources = ARRAY_SIZE(veu1_resources),
  201. };
  202. static struct sh_timer_config cmt_platform_data = {
  203. .channels_mask = 0x20,
  204. };
  205. static struct resource cmt_resources[] = {
  206. DEFINE_RES_MEM(0x044a0000, 0x70),
  207. DEFINE_RES_IRQ(evt2irq(0xf00)),
  208. };
  209. static struct platform_device cmt_device = {
  210. .name = "sh-cmt-32",
  211. .id = 0,
  212. .dev = {
  213. .platform_data = &cmt_platform_data,
  214. },
  215. .resource = cmt_resources,
  216. .num_resources = ARRAY_SIZE(cmt_resources),
  217. };
  218. static struct sh_timer_config tmu0_platform_data = {
  219. .channels_mask = 7,
  220. };
  221. static struct resource tmu0_resources[] = {
  222. DEFINE_RES_MEM(0xffd80000, 0x2c),
  223. DEFINE_RES_IRQ(evt2irq(0x400)),
  224. DEFINE_RES_IRQ(evt2irq(0x420)),
  225. DEFINE_RES_IRQ(evt2irq(0x440)),
  226. };
  227. static struct platform_device tmu0_device = {
  228. .name = "sh-tmu",
  229. .id = 0,
  230. .dev = {
  231. .platform_data = &tmu0_platform_data,
  232. },
  233. .resource = tmu0_resources,
  234. .num_resources = ARRAY_SIZE(tmu0_resources),
  235. };
  236. static struct sh_timer_config tmu1_platform_data = {
  237. .channels_mask = 7,
  238. };
  239. static struct resource tmu1_resources[] = {
  240. DEFINE_RES_MEM(0xffd90000, 0x2c),
  241. DEFINE_RES_IRQ(evt2irq(0x920)),
  242. DEFINE_RES_IRQ(evt2irq(0x940)),
  243. DEFINE_RES_IRQ(evt2irq(0x960)),
  244. };
  245. static struct platform_device tmu1_device = {
  246. .name = "sh-tmu",
  247. .id = 1,
  248. .dev = {
  249. .platform_data = &tmu1_platform_data,
  250. },
  251. .resource = tmu1_resources,
  252. .num_resources = ARRAY_SIZE(tmu1_resources),
  253. };
  254. static struct resource rtc_resources[] = {
  255. [0] = {
  256. .start = 0xa465fec0,
  257. .end = 0xa465fec0 + 0x58 - 1,
  258. .flags = IORESOURCE_IO,
  259. },
  260. [1] = {
  261. /* Period IRQ */
  262. .start = evt2irq(0xaa0),
  263. .flags = IORESOURCE_IRQ,
  264. },
  265. [2] = {
  266. /* Carry IRQ */
  267. .start = evt2irq(0xac0),
  268. .flags = IORESOURCE_IRQ,
  269. },
  270. [3] = {
  271. /* Alarm IRQ */
  272. .start = evt2irq(0xa80),
  273. .flags = IORESOURCE_IRQ,
  274. },
  275. };
  276. static struct platform_device rtc_device = {
  277. .name = "sh-rtc",
  278. .id = -1,
  279. .num_resources = ARRAY_SIZE(rtc_resources),
  280. .resource = rtc_resources,
  281. };
  282. static struct r8a66597_platdata r8a66597_data = {
  283. .on_chip = 1,
  284. };
  285. static struct resource sh7723_usb_host_resources[] = {
  286. [0] = {
  287. .start = 0xa4d80000,
  288. .end = 0xa4d800ff,
  289. .flags = IORESOURCE_MEM,
  290. },
  291. [1] = {
  292. .start = evt2irq(0xa20),
  293. .end = evt2irq(0xa20),
  294. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  295. },
  296. };
  297. static struct platform_device sh7723_usb_host_device = {
  298. .name = "r8a66597_hcd",
  299. .id = 0,
  300. .dev = {
  301. .dma_mask = NULL, /* not use dma */
  302. .coherent_dma_mask = 0xffffffff,
  303. .platform_data = &r8a66597_data,
  304. },
  305. .num_resources = ARRAY_SIZE(sh7723_usb_host_resources),
  306. .resource = sh7723_usb_host_resources,
  307. };
  308. static struct resource iic_resources[] = {
  309. [0] = {
  310. .name = "IIC",
  311. .start = 0x04470000,
  312. .end = 0x04470017,
  313. .flags = IORESOURCE_MEM,
  314. },
  315. [1] = {
  316. .start = evt2irq(0xe00),
  317. .end = evt2irq(0xe60),
  318. .flags = IORESOURCE_IRQ,
  319. },
  320. };
  321. static struct platform_device iic_device = {
  322. .name = "i2c-sh_mobile",
  323. .id = 0, /* "i2c0" clock */
  324. .num_resources = ARRAY_SIZE(iic_resources),
  325. .resource = iic_resources,
  326. };
  327. static struct platform_device *sh7723_devices[] __initdata = {
  328. &scif0_device,
  329. &scif1_device,
  330. &scif2_device,
  331. &scif3_device,
  332. &scif4_device,
  333. &scif5_device,
  334. &cmt_device,
  335. &tmu0_device,
  336. &tmu1_device,
  337. &rtc_device,
  338. &iic_device,
  339. &sh7723_usb_host_device,
  340. &vpu_device,
  341. &veu0_device,
  342. &veu1_device,
  343. };
  344. static int __init sh7723_devices_setup(void)
  345. {
  346. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  347. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  348. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  349. return platform_add_devices(sh7723_devices,
  350. ARRAY_SIZE(sh7723_devices));
  351. }
  352. arch_initcall(sh7723_devices_setup);
  353. static struct platform_device *sh7723_early_devices[] __initdata = {
  354. &scif0_device,
  355. &scif1_device,
  356. &scif2_device,
  357. &scif3_device,
  358. &scif4_device,
  359. &scif5_device,
  360. &cmt_device,
  361. &tmu0_device,
  362. &tmu1_device,
  363. };
  364. void __init plat_early_device_setup(void)
  365. {
  366. sh_early_platform_add_devices(sh7723_early_devices,
  367. ARRAY_SIZE(sh7723_early_devices));
  368. }
  369. #define RAMCR_CACHE_L2FC 0x0002
  370. #define RAMCR_CACHE_L2E 0x0001
  371. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  372. void l2_cache_init(void)
  373. {
  374. /* Enable L2 cache */
  375. __raw_writel(L2_CACHE_ENABLE, RAMCR);
  376. }
  377. enum {
  378. UNUSED=0,
  379. ENABLED,
  380. DISABLED,
  381. /* interrupt sources */
  382. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  383. HUDI,
  384. DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3,
  385. _2DG_TRI,_2DG_INI,_2DG_CEI,
  386. DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3,
  387. VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI,
  388. SCIFA_SCIFA0,
  389. VPU_VPUI,
  390. TPU_TPUI,
  391. ADC_ADI,
  392. USB_USI0,
  393. RTC_ATI,RTC_PRI,RTC_CUI,
  394. DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR,
  395. DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR,
  396. KEYSC_KEYI,
  397. SCIF_SCIF0,SCIF_SCIF1,SCIF_SCIF2,
  398. MSIOF_MSIOFI0,MSIOF_MSIOFI1,
  399. SCIFA_SCIFA1,
  400. FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I,
  401. I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI,
  402. CMT_CMTI,
  403. TSIF_TSIFI,
  404. SIU_SIUI,
  405. SCIFA_SCIFA2,
  406. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  407. IRDA_IRDAI,
  408. ATAPI_ATAPII,
  409. VEU2H1_VEU2HI,
  410. LCDC_LCDCI,
  411. TMU1_TUNI0,TMU1_TUNI1,TMU1_TUNI2,
  412. /* interrupt groups */
  413. DMAC1A, DMAC0A, VIO, DMAC0B, FLCTL, I2C, _2DG,
  414. SDHI1, RTC, DMAC1B, SDHI0,
  415. };
  416. static struct intc_vect vectors[] __initdata = {
  417. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  418. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  419. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  420. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  421. INTC_VECT(DMAC1A_DEI0,0x700),
  422. INTC_VECT(DMAC1A_DEI1,0x720),
  423. INTC_VECT(DMAC1A_DEI2,0x740),
  424. INTC_VECT(DMAC1A_DEI3,0x760),
  425. INTC_VECT(_2DG_TRI, 0x780),
  426. INTC_VECT(_2DG_INI, 0x7A0),
  427. INTC_VECT(_2DG_CEI, 0x7C0),
  428. INTC_VECT(DMAC0A_DEI0,0x800),
  429. INTC_VECT(DMAC0A_DEI1,0x820),
  430. INTC_VECT(DMAC0A_DEI2,0x840),
  431. INTC_VECT(DMAC0A_DEI3,0x860),
  432. INTC_VECT(VIO_CEUI,0x880),
  433. INTC_VECT(VIO_BEUI,0x8A0),
  434. INTC_VECT(VIO_VEU2HI,0x8C0),
  435. INTC_VECT(VIO_VOUI,0x8E0),
  436. INTC_VECT(SCIFA_SCIFA0,0x900),
  437. INTC_VECT(VPU_VPUI,0x980),
  438. INTC_VECT(TPU_TPUI,0x9A0),
  439. INTC_VECT(ADC_ADI,0x9E0),
  440. INTC_VECT(USB_USI0,0xA20),
  441. INTC_VECT(RTC_ATI,0xA80),
  442. INTC_VECT(RTC_PRI,0xAA0),
  443. INTC_VECT(RTC_CUI,0xAC0),
  444. INTC_VECT(DMAC1B_DEI4,0xB00),
  445. INTC_VECT(DMAC1B_DEI5,0xB20),
  446. INTC_VECT(DMAC1B_DADERR,0xB40),
  447. INTC_VECT(DMAC0B_DEI4,0xB80),
  448. INTC_VECT(DMAC0B_DEI5,0xBA0),
  449. INTC_VECT(DMAC0B_DADERR,0xBC0),
  450. INTC_VECT(KEYSC_KEYI,0xBE0),
  451. INTC_VECT(SCIF_SCIF0,0xC00),
  452. INTC_VECT(SCIF_SCIF1,0xC20),
  453. INTC_VECT(SCIF_SCIF2,0xC40),
  454. INTC_VECT(MSIOF_MSIOFI0,0xC80),
  455. INTC_VECT(MSIOF_MSIOFI1,0xCA0),
  456. INTC_VECT(SCIFA_SCIFA1,0xD00),
  457. INTC_VECT(FLCTL_FLSTEI,0xD80),
  458. INTC_VECT(FLCTL_FLTENDI,0xDA0),
  459. INTC_VECT(FLCTL_FLTREQ0I,0xDC0),
  460. INTC_VECT(FLCTL_FLTREQ1I,0xDE0),
  461. INTC_VECT(I2C_ALI,0xE00),
  462. INTC_VECT(I2C_TACKI,0xE20),
  463. INTC_VECT(I2C_WAITI,0xE40),
  464. INTC_VECT(I2C_DTEI,0xE60),
  465. INTC_VECT(SDHI0, 0xE80),
  466. INTC_VECT(SDHI0, 0xEA0),
  467. INTC_VECT(SDHI0, 0xEC0),
  468. INTC_VECT(CMT_CMTI,0xF00),
  469. INTC_VECT(TSIF_TSIFI,0xF20),
  470. INTC_VECT(SIU_SIUI,0xF80),
  471. INTC_VECT(SCIFA_SCIFA2,0xFA0),
  472. INTC_VECT(TMU0_TUNI0,0x400),
  473. INTC_VECT(TMU0_TUNI1,0x420),
  474. INTC_VECT(TMU0_TUNI2,0x440),
  475. INTC_VECT(IRDA_IRDAI,0x480),
  476. INTC_VECT(ATAPI_ATAPII,0x4A0),
  477. INTC_VECT(SDHI1, 0x4E0),
  478. INTC_VECT(SDHI1, 0x500),
  479. INTC_VECT(SDHI1, 0x520),
  480. INTC_VECT(VEU2H1_VEU2HI,0x560),
  481. INTC_VECT(LCDC_LCDCI,0x580),
  482. INTC_VECT(TMU1_TUNI0,0x920),
  483. INTC_VECT(TMU1_TUNI1,0x940),
  484. INTC_VECT(TMU1_TUNI2,0x960),
  485. };
  486. static struct intc_group groups[] __initdata = {
  487. INTC_GROUP(DMAC1A,DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3),
  488. INTC_GROUP(DMAC0A,DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3),
  489. INTC_GROUP(VIO, VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI),
  490. INTC_GROUP(DMAC0B, DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR),
  491. INTC_GROUP(FLCTL,FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I),
  492. INTC_GROUP(I2C,I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI),
  493. INTC_GROUP(_2DG, _2DG_TRI,_2DG_INI,_2DG_CEI),
  494. INTC_GROUP(RTC, RTC_ATI,RTC_PRI,RTC_CUI),
  495. INTC_GROUP(DMAC1B, DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR),
  496. };
  497. static struct intc_mask_reg mask_registers[] __initdata = {
  498. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  499. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  500. 0, ENABLED, ENABLED, ENABLED } },
  501. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  502. { VIO_VOUI, VIO_VEU2HI,VIO_BEUI,VIO_CEUI,DMAC0A_DEI3,DMAC0A_DEI2,DMAC0A_DEI1,DMAC0A_DEI0 } },
  503. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  504. { 0, 0, 0, VPU_VPUI,0,0,0,SCIFA_SCIFA0 } },
  505. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  506. { DMAC1A_DEI3,DMAC1A_DEI2,DMAC1A_DEI1,DMAC1A_DEI0,0,0,0,IRDA_IRDAI } },
  507. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  508. { 0,TMU0_TUNI2,TMU0_TUNI1,TMU0_TUNI0,VEU2H1_VEU2HI,0,0,LCDC_LCDCI } },
  509. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  510. { KEYSC_KEYI,DMAC0B_DADERR,DMAC0B_DEI5,DMAC0B_DEI4,0,SCIF_SCIF2,SCIF_SCIF1,SCIF_SCIF0 } },
  511. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  512. { 0,0,0,SCIFA_SCIFA1,ADC_ADI,0,MSIOF_MSIOFI1,MSIOF_MSIOFI0 } },
  513. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  514. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  515. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  516. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  517. { 0, ENABLED, ENABLED, ENABLED,
  518. 0, 0, SCIFA_SCIFA2, SIU_SIUI } },
  519. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  520. { 0, 0, 0, CMT_CMTI, 0, 0, USB_USI0,0 } },
  521. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  522. { 0, DMAC1B_DADERR,DMAC1B_DEI5,DMAC1B_DEI4,0,RTC_ATI,RTC_PRI,RTC_CUI } },
  523. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  524. { 0,_2DG_CEI,_2DG_INI,_2DG_TRI,0,TPU_TPUI,0,TSIF_TSIFI } },
  525. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  526. { 0,0,0,0,0,0,0,ATAPI_ATAPII } },
  527. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  528. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  529. };
  530. static struct intc_prio_reg prio_registers[] __initdata = {
  531. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2, IRDA_IRDAI } },
  532. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2H1_VEU2HI, LCDC_LCDCI, DMAC1A, 0} },
  533. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2, 0} },
  534. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  535. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA_SCIFA0, VPU_VPUI } },
  536. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B, USB_USI0, CMT_CMTI } },
  537. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,0 } },
  538. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0,MSIOF_MSIOFI1, FLCTL, I2C } },
  539. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA_SCIFA1,0,TSIF_TSIFI,_2DG } },
  540. { 0xa4080024, 0, 16, 4, /* IPRJ */ { ADC_ADI,0,SIU_SIUI,SDHI1 } },
  541. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC,DMAC1B,0,SDHI0 } },
  542. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA_SCIFA2,0,TPU_TPUI,ATAPI_ATAPII } },
  543. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  544. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  545. };
  546. static struct intc_sense_reg sense_registers[] __initdata = {
  547. { 0xa414001c, 16, 2, /* ICR1 */
  548. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  549. };
  550. static struct intc_mask_reg ack_registers[] __initdata = {
  551. { 0xa4140024, 0, 8, /* INTREQ00 */
  552. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  553. };
  554. static struct intc_desc intc_desc __initdata = {
  555. .name = "sh7723",
  556. .force_enable = ENABLED,
  557. .force_disable = DISABLED,
  558. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  559. prio_registers, sense_registers, ack_registers),
  560. };
  561. void __init plat_irq_setup(void)
  562. {
  563. register_intc_controller(&intc_desc);
  564. }