setup-sh7722.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7722 Setup
  4. *
  5. * Copyright (C) 2006 - 2008 Paul Mundt
  6. */
  7. #include <linux/init.h>
  8. #include <linux/mm.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/serial.h>
  11. #include <linux/serial_sci.h>
  12. #include <linux/sh_dma.h>
  13. #include <linux/sh_timer.h>
  14. #include <linux/sh_intc.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/usb/m66592.h>
  17. #include <asm/clock.h>
  18. #include <asm/mmzone.h>
  19. #include <asm/siu.h>
  20. #include <asm/platform_early.h>
  21. #include <cpu/dma-register.h>
  22. #include <cpu/sh7722.h>
  23. #include <cpu/serial.h>
  24. static const struct sh_dmae_slave_config sh7722_dmae_slaves[] = {
  25. {
  26. .slave_id = SHDMA_SLAVE_SCIF0_TX,
  27. .addr = 0xffe0000c,
  28. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  29. .mid_rid = 0x21,
  30. }, {
  31. .slave_id = SHDMA_SLAVE_SCIF0_RX,
  32. .addr = 0xffe00014,
  33. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  34. .mid_rid = 0x22,
  35. }, {
  36. .slave_id = SHDMA_SLAVE_SCIF1_TX,
  37. .addr = 0xffe1000c,
  38. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  39. .mid_rid = 0x25,
  40. }, {
  41. .slave_id = SHDMA_SLAVE_SCIF1_RX,
  42. .addr = 0xffe10014,
  43. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  44. .mid_rid = 0x26,
  45. }, {
  46. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  47. .addr = 0xffe2000c,
  48. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  49. .mid_rid = 0x29,
  50. }, {
  51. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  52. .addr = 0xffe20014,
  53. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  54. .mid_rid = 0x2a,
  55. }, {
  56. .slave_id = SHDMA_SLAVE_SIUA_TX,
  57. .addr = 0xa454c098,
  58. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  59. .mid_rid = 0xb1,
  60. }, {
  61. .slave_id = SHDMA_SLAVE_SIUA_RX,
  62. .addr = 0xa454c090,
  63. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  64. .mid_rid = 0xb2,
  65. }, {
  66. .slave_id = SHDMA_SLAVE_SIUB_TX,
  67. .addr = 0xa454c09c,
  68. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  69. .mid_rid = 0xb5,
  70. }, {
  71. .slave_id = SHDMA_SLAVE_SIUB_RX,
  72. .addr = 0xa454c094,
  73. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  74. .mid_rid = 0xb6,
  75. }, {
  76. .slave_id = SHDMA_SLAVE_SDHI0_TX,
  77. .addr = 0x04ce0030,
  78. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  79. .mid_rid = 0xc1,
  80. }, {
  81. .slave_id = SHDMA_SLAVE_SDHI0_RX,
  82. .addr = 0x04ce0030,
  83. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  84. .mid_rid = 0xc2,
  85. },
  86. };
  87. static const struct sh_dmae_channel sh7722_dmae_channels[] = {
  88. {
  89. .offset = 0,
  90. .dmars = 0,
  91. .dmars_bit = 0,
  92. }, {
  93. .offset = 0x10,
  94. .dmars = 0,
  95. .dmars_bit = 8,
  96. }, {
  97. .offset = 0x20,
  98. .dmars = 4,
  99. .dmars_bit = 0,
  100. }, {
  101. .offset = 0x30,
  102. .dmars = 4,
  103. .dmars_bit = 8,
  104. }, {
  105. .offset = 0x50,
  106. .dmars = 8,
  107. .dmars_bit = 0,
  108. }, {
  109. .offset = 0x60,
  110. .dmars = 8,
  111. .dmars_bit = 8,
  112. }
  113. };
  114. static const unsigned int ts_shift[] = TS_SHIFT;
  115. static struct sh_dmae_pdata dma_platform_data = {
  116. .slave = sh7722_dmae_slaves,
  117. .slave_num = ARRAY_SIZE(sh7722_dmae_slaves),
  118. .channel = sh7722_dmae_channels,
  119. .channel_num = ARRAY_SIZE(sh7722_dmae_channels),
  120. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  121. .ts_low_mask = CHCR_TS_LOW_MASK,
  122. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  123. .ts_high_mask = CHCR_TS_HIGH_MASK,
  124. .ts_shift = ts_shift,
  125. .ts_shift_num = ARRAY_SIZE(ts_shift),
  126. .dmaor_init = DMAOR_INIT,
  127. };
  128. static struct resource sh7722_dmae_resources[] = {
  129. [0] = {
  130. /* Channel registers and DMAOR */
  131. .start = 0xfe008020,
  132. .end = 0xfe00808f,
  133. .flags = IORESOURCE_MEM,
  134. },
  135. [1] = {
  136. /* DMARSx */
  137. .start = 0xfe009000,
  138. .end = 0xfe00900b,
  139. .flags = IORESOURCE_MEM,
  140. },
  141. {
  142. .name = "error_irq",
  143. .start = evt2irq(0xbc0),
  144. .end = evt2irq(0xbc0),
  145. .flags = IORESOURCE_IRQ,
  146. },
  147. {
  148. /* IRQ for channels 0-3 */
  149. .start = evt2irq(0x800),
  150. .end = evt2irq(0x860),
  151. .flags = IORESOURCE_IRQ,
  152. },
  153. {
  154. /* IRQ for channels 4-5 */
  155. .start = evt2irq(0xb80),
  156. .end = evt2irq(0xba0),
  157. .flags = IORESOURCE_IRQ,
  158. },
  159. };
  160. struct platform_device dma_device = {
  161. .name = "sh-dma-engine",
  162. .id = -1,
  163. .resource = sh7722_dmae_resources,
  164. .num_resources = ARRAY_SIZE(sh7722_dmae_resources),
  165. .dev = {
  166. .platform_data = &dma_platform_data,
  167. },
  168. };
  169. /* Serial */
  170. static struct plat_sci_port scif0_platform_data = {
  171. .scscr = SCSCR_REIE,
  172. .type = PORT_SCIF,
  173. .ops = &sh7722_sci_port_ops,
  174. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  175. };
  176. static struct resource scif0_resources[] = {
  177. DEFINE_RES_MEM(0xffe00000, 0x100),
  178. DEFINE_RES_IRQ(evt2irq(0xc00)),
  179. };
  180. static struct platform_device scif0_device = {
  181. .name = "sh-sci",
  182. .id = 0,
  183. .resource = scif0_resources,
  184. .num_resources = ARRAY_SIZE(scif0_resources),
  185. .dev = {
  186. .platform_data = &scif0_platform_data,
  187. },
  188. };
  189. static struct plat_sci_port scif1_platform_data = {
  190. .scscr = SCSCR_REIE,
  191. .type = PORT_SCIF,
  192. .ops = &sh7722_sci_port_ops,
  193. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  194. };
  195. static struct resource scif1_resources[] = {
  196. DEFINE_RES_MEM(0xffe10000, 0x100),
  197. DEFINE_RES_IRQ(evt2irq(0xc20)),
  198. };
  199. static struct platform_device scif1_device = {
  200. .name = "sh-sci",
  201. .id = 1,
  202. .resource = scif1_resources,
  203. .num_resources = ARRAY_SIZE(scif1_resources),
  204. .dev = {
  205. .platform_data = &scif1_platform_data,
  206. },
  207. };
  208. static struct plat_sci_port scif2_platform_data = {
  209. .scscr = SCSCR_REIE,
  210. .type = PORT_SCIF,
  211. .ops = &sh7722_sci_port_ops,
  212. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  213. };
  214. static struct resource scif2_resources[] = {
  215. DEFINE_RES_MEM(0xffe20000, 0x100),
  216. DEFINE_RES_IRQ(evt2irq(0xc40)),
  217. };
  218. static struct platform_device scif2_device = {
  219. .name = "sh-sci",
  220. .id = 2,
  221. .resource = scif2_resources,
  222. .num_resources = ARRAY_SIZE(scif2_resources),
  223. .dev = {
  224. .platform_data = &scif2_platform_data,
  225. },
  226. };
  227. static struct resource rtc_resources[] = {
  228. [0] = {
  229. .start = 0xa465fec0,
  230. .end = 0xa465fec0 + 0x58 - 1,
  231. .flags = IORESOURCE_IO,
  232. },
  233. [1] = {
  234. /* Period IRQ */
  235. .start = evt2irq(0x7a0),
  236. .flags = IORESOURCE_IRQ,
  237. },
  238. [2] = {
  239. /* Carry IRQ */
  240. .start = evt2irq(0x7c0),
  241. .flags = IORESOURCE_IRQ,
  242. },
  243. [3] = {
  244. /* Alarm IRQ */
  245. .start = evt2irq(0x780),
  246. .flags = IORESOURCE_IRQ,
  247. },
  248. };
  249. static struct platform_device rtc_device = {
  250. .name = "sh-rtc",
  251. .id = -1,
  252. .num_resources = ARRAY_SIZE(rtc_resources),
  253. .resource = rtc_resources,
  254. };
  255. static struct m66592_platdata usbf_platdata = {
  256. .on_chip = 1,
  257. };
  258. static struct resource usbf_resources[] = {
  259. [0] = {
  260. .name = "USBF",
  261. .start = 0x04480000,
  262. .end = 0x044800FF,
  263. .flags = IORESOURCE_MEM,
  264. },
  265. [1] = {
  266. .start = evt2irq(0xa20),
  267. .end = evt2irq(0xa20),
  268. .flags = IORESOURCE_IRQ,
  269. },
  270. };
  271. static struct platform_device usbf_device = {
  272. .name = "m66592_udc",
  273. .id = 0, /* "usbf0" clock */
  274. .dev = {
  275. .dma_mask = NULL,
  276. .coherent_dma_mask = 0xffffffff,
  277. .platform_data = &usbf_platdata,
  278. },
  279. .num_resources = ARRAY_SIZE(usbf_resources),
  280. .resource = usbf_resources,
  281. };
  282. static struct resource iic_resources[] = {
  283. [0] = {
  284. .name = "IIC",
  285. .start = 0x04470000,
  286. .end = 0x04470017,
  287. .flags = IORESOURCE_MEM,
  288. },
  289. [1] = {
  290. .start = evt2irq(0xe00),
  291. .end = evt2irq(0xe60),
  292. .flags = IORESOURCE_IRQ,
  293. },
  294. };
  295. static struct platform_device iic_device = {
  296. .name = "i2c-sh_mobile",
  297. .id = 0, /* "i2c0" clock */
  298. .num_resources = ARRAY_SIZE(iic_resources),
  299. .resource = iic_resources,
  300. };
  301. static struct uio_info vpu_platform_data = {
  302. .name = "VPU4",
  303. .version = "0",
  304. .irq = evt2irq(0x980),
  305. };
  306. static struct resource vpu_resources[] = {
  307. [0] = {
  308. .name = "VPU",
  309. .start = 0xfe900000,
  310. .end = 0xfe9022eb,
  311. .flags = IORESOURCE_MEM,
  312. },
  313. [1] = {
  314. /* place holder for contiguous memory */
  315. },
  316. };
  317. static struct platform_device vpu_device = {
  318. .name = "uio_pdrv_genirq",
  319. .id = 0,
  320. .dev = {
  321. .platform_data = &vpu_platform_data,
  322. },
  323. .resource = vpu_resources,
  324. .num_resources = ARRAY_SIZE(vpu_resources),
  325. };
  326. static struct uio_info veu_platform_data = {
  327. .name = "VEU",
  328. .version = "0",
  329. .irq = evt2irq(0x8c0),
  330. };
  331. static struct resource veu_resources[] = {
  332. [0] = {
  333. .name = "VEU",
  334. .start = 0xfe920000,
  335. .end = 0xfe9200b7,
  336. .flags = IORESOURCE_MEM,
  337. },
  338. [1] = {
  339. /* place holder for contiguous memory */
  340. },
  341. };
  342. static struct platform_device veu_device = {
  343. .name = "uio_pdrv_genirq",
  344. .id = 1,
  345. .dev = {
  346. .platform_data = &veu_platform_data,
  347. },
  348. .resource = veu_resources,
  349. .num_resources = ARRAY_SIZE(veu_resources),
  350. };
  351. static struct uio_info jpu_platform_data = {
  352. .name = "JPU",
  353. .version = "0",
  354. .irq = evt2irq(0x560),
  355. };
  356. static struct resource jpu_resources[] = {
  357. [0] = {
  358. .name = "JPU",
  359. .start = 0xfea00000,
  360. .end = 0xfea102d3,
  361. .flags = IORESOURCE_MEM,
  362. },
  363. [1] = {
  364. /* place holder for contiguous memory */
  365. },
  366. };
  367. static struct platform_device jpu_device = {
  368. .name = "uio_pdrv_genirq",
  369. .id = 2,
  370. .dev = {
  371. .platform_data = &jpu_platform_data,
  372. },
  373. .resource = jpu_resources,
  374. .num_resources = ARRAY_SIZE(jpu_resources),
  375. };
  376. static struct sh_timer_config cmt_platform_data = {
  377. .channels_mask = 0x20,
  378. };
  379. static struct resource cmt_resources[] = {
  380. DEFINE_RES_MEM(0x044a0000, 0x70),
  381. DEFINE_RES_IRQ(evt2irq(0xf00)),
  382. };
  383. static struct platform_device cmt_device = {
  384. .name = "sh-cmt-32",
  385. .id = 0,
  386. .dev = {
  387. .platform_data = &cmt_platform_data,
  388. },
  389. .resource = cmt_resources,
  390. .num_resources = ARRAY_SIZE(cmt_resources),
  391. };
  392. static struct sh_timer_config tmu0_platform_data = {
  393. .channels_mask = 7,
  394. };
  395. static struct resource tmu0_resources[] = {
  396. DEFINE_RES_MEM(0xffd80000, 0x2c),
  397. DEFINE_RES_IRQ(evt2irq(0x400)),
  398. DEFINE_RES_IRQ(evt2irq(0x420)),
  399. DEFINE_RES_IRQ(evt2irq(0x440)),
  400. };
  401. static struct platform_device tmu0_device = {
  402. .name = "sh-tmu",
  403. .id = 0,
  404. .dev = {
  405. .platform_data = &tmu0_platform_data,
  406. },
  407. .resource = tmu0_resources,
  408. .num_resources = ARRAY_SIZE(tmu0_resources),
  409. };
  410. static struct siu_platform siu_platform_data = {
  411. .dma_slave_tx_a = SHDMA_SLAVE_SIUA_TX,
  412. .dma_slave_rx_a = SHDMA_SLAVE_SIUA_RX,
  413. .dma_slave_tx_b = SHDMA_SLAVE_SIUB_TX,
  414. .dma_slave_rx_b = SHDMA_SLAVE_SIUB_RX,
  415. };
  416. static struct resource siu_resources[] = {
  417. [0] = {
  418. .start = 0xa4540000,
  419. .end = 0xa454c10f,
  420. .flags = IORESOURCE_MEM,
  421. },
  422. [1] = {
  423. .start = evt2irq(0xf80),
  424. .flags = IORESOURCE_IRQ,
  425. },
  426. };
  427. static struct platform_device siu_device = {
  428. .name = "siu-pcm-audio",
  429. .id = -1,
  430. .dev = {
  431. .platform_data = &siu_platform_data,
  432. },
  433. .resource = siu_resources,
  434. .num_resources = ARRAY_SIZE(siu_resources),
  435. };
  436. static struct platform_device *sh7722_devices[] __initdata = {
  437. &scif0_device,
  438. &scif1_device,
  439. &scif2_device,
  440. &cmt_device,
  441. &tmu0_device,
  442. &rtc_device,
  443. &usbf_device,
  444. &iic_device,
  445. &vpu_device,
  446. &veu_device,
  447. &jpu_device,
  448. &siu_device,
  449. &dma_device,
  450. };
  451. static int __init sh7722_devices_setup(void)
  452. {
  453. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  454. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  455. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  456. return platform_add_devices(sh7722_devices,
  457. ARRAY_SIZE(sh7722_devices));
  458. }
  459. arch_initcall(sh7722_devices_setup);
  460. static struct platform_device *sh7722_early_devices[] __initdata = {
  461. &scif0_device,
  462. &scif1_device,
  463. &scif2_device,
  464. &cmt_device,
  465. &tmu0_device,
  466. };
  467. void __init plat_early_device_setup(void)
  468. {
  469. sh_early_platform_add_devices(sh7722_early_devices,
  470. ARRAY_SIZE(sh7722_early_devices));
  471. }
  472. enum {
  473. UNUSED=0,
  474. ENABLED,
  475. DISABLED,
  476. /* interrupt sources */
  477. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  478. HUDI,
  479. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  480. RTC_ATI, RTC_PRI, RTC_CUI,
  481. DMAC0, DMAC1, DMAC2, DMAC3,
  482. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  483. VPU, TPU,
  484. USB_USBI0, USB_USBI1,
  485. DMAC4, DMAC5, DMAC_DADERR,
  486. KEYSC,
  487. SCIF0, SCIF1, SCIF2, SIOF0, SIOF1, SIO,
  488. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  489. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  490. CMT, TSIF, SIU, TWODG,
  491. TMU0, TMU1, TMU2,
  492. IRDA, JPU, LCDC,
  493. /* interrupt groups */
  494. SIM, RTC, DMAC0123, VIOVOU, USB, DMAC45, FLCTL, I2C, SDHI,
  495. };
  496. static struct intc_vect vectors[] __initdata = {
  497. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  498. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  499. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  500. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  501. INTC_VECT(SIM_ERI, 0x700), INTC_VECT(SIM_RXI, 0x720),
  502. INTC_VECT(SIM_TXI, 0x740), INTC_VECT(SIM_TEI, 0x760),
  503. INTC_VECT(RTC_ATI, 0x780), INTC_VECT(RTC_PRI, 0x7a0),
  504. INTC_VECT(RTC_CUI, 0x7c0),
  505. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  506. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  507. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  508. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  509. INTC_VECT(VPU, 0x980), INTC_VECT(TPU, 0x9a0),
  510. INTC_VECT(USB_USBI0, 0xa20), INTC_VECT(USB_USBI1, 0xa40),
  511. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  512. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  513. INTC_VECT(SCIF0, 0xc00), INTC_VECT(SCIF1, 0xc20),
  514. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SIOF0, 0xc80),
  515. INTC_VECT(SIOF1, 0xca0), INTC_VECT(SIO, 0xd00),
  516. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  517. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  518. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  519. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  520. INTC_VECT(SDHI, 0xe80), INTC_VECT(SDHI, 0xea0),
  521. INTC_VECT(SDHI, 0xec0), INTC_VECT(SDHI, 0xee0),
  522. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  523. INTC_VECT(SIU, 0xf80), INTC_VECT(TWODG, 0xfa0),
  524. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  525. INTC_VECT(TMU2, 0x440), INTC_VECT(IRDA, 0x480),
  526. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  527. };
  528. static struct intc_group groups[] __initdata = {
  529. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  530. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  531. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  532. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  533. INTC_GROUP(USB, USB_USBI0, USB_USBI1),
  534. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  535. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  536. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  537. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  538. };
  539. static struct intc_mask_reg mask_registers[] __initdata = {
  540. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  541. { } },
  542. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  543. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  544. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  545. { 0, 0, 0, VPU, } },
  546. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  547. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  548. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  549. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  550. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  551. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, 0, SCIF2, SCIF1, SCIF0 } },
  552. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  553. { 0, 0, 0, SIO, 0, 0, SIOF1, SIOF0 } },
  554. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  555. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  556. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  557. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  558. { DISABLED, ENABLED, ENABLED, ENABLED, 0, 0, TWODG, SIU } },
  559. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  560. { 0, 0, 0, CMT, 0, USB_USBI1, USB_USBI0, } },
  561. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  562. { } },
  563. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  564. { 0, RTC_CUI, RTC_PRI, RTC_ATI, 0, TPU, 0, TSIF } },
  565. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  566. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  567. };
  568. static struct intc_prio_reg prio_registers[] __initdata = {
  569. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, IRDA } },
  570. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  571. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  572. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  573. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, 0, VPU } },
  574. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  575. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0, SCIF1, SCIF2 } },
  576. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C } },
  577. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, RTC } },
  578. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  579. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI } },
  580. { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG, 0, TPU } },
  581. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  582. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  583. };
  584. static struct intc_sense_reg sense_registers[] __initdata = {
  585. { 0xa414001c, 16, 2, /* ICR1 */
  586. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  587. };
  588. static struct intc_mask_reg ack_registers[] __initdata = {
  589. { 0xa4140024, 0, 8, /* INTREQ00 */
  590. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  591. };
  592. static struct intc_desc intc_desc __initdata = {
  593. .name = "sh7722",
  594. .force_enable = ENABLED,
  595. .force_disable = DISABLED,
  596. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  597. prio_registers, sense_registers, ack_registers),
  598. };
  599. void __init plat_irq_setup(void)
  600. {
  601. register_intc_controller(&intc_desc);
  602. }
  603. void __init plat_mem_setup(void)
  604. {
  605. /* Register the URAM space as Node 1 */
  606. setup_bootmem_node(1, 0x055f0000, 0x05610000);
  607. }