clock-shx3.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * arch/sh/kernel/cpu/sh4/clock-shx3.c
  4. *
  5. * SH-X3 support for the clock framework
  6. *
  7. * Copyright (C) 2006-2007 Renesas Technology Corp.
  8. * Copyright (C) 2006-2007 Renesas Solutions Corp.
  9. * Copyright (C) 2006-2010 Paul Mundt
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/io.h>
  14. #include <linux/clkdev.h>
  15. #include <asm/clock.h>
  16. #include <asm/freq.h>
  17. /*
  18. * Default rate for the root input clock, reset this with clk_set_rate()
  19. * from the platform code.
  20. */
  21. static struct clk extal_clk = {
  22. .rate = 16666666,
  23. };
  24. static unsigned long pll_recalc(struct clk *clk)
  25. {
  26. /* PLL1 has a fixed x72 multiplier. */
  27. return clk->parent->rate * 72;
  28. }
  29. static struct sh_clk_ops pll_clk_ops = {
  30. .recalc = pll_recalc,
  31. };
  32. static struct clk pll_clk = {
  33. .ops = &pll_clk_ops,
  34. .parent = &extal_clk,
  35. .flags = CLK_ENABLE_ON_INIT,
  36. };
  37. static struct clk *clks[] = {
  38. &extal_clk,
  39. &pll_clk,
  40. };
  41. static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
  42. 24, 32, 36, 48 };
  43. static struct clk_div_mult_table div4_div_mult_table = {
  44. .divisors = div2,
  45. .nr_divisors = ARRAY_SIZE(div2),
  46. };
  47. static struct clk_div4_table div4_table = {
  48. .div_mult_table = &div4_div_mult_table,
  49. };
  50. enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_SHA, DIV4_P, DIV4_NR };
  51. #define DIV4(_bit, _mask, _flags) \
  52. SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
  53. struct clk div4_clks[DIV4_NR] = {
  54. [DIV4_P] = DIV4(0, 0x0f80, 0),
  55. [DIV4_SHA] = DIV4(4, 0x0ff0, 0),
  56. [DIV4_DDR] = DIV4(12, 0x000c, CLK_ENABLE_ON_INIT),
  57. [DIV4_B] = DIV4(16, 0x0fe0, CLK_ENABLE_ON_INIT),
  58. [DIV4_SH] = DIV4(20, 0x000c, CLK_ENABLE_ON_INIT),
  59. [DIV4_I] = DIV4(28, 0x000e, CLK_ENABLE_ON_INIT),
  60. };
  61. #define MSTPCR0 0xffc00030
  62. #define MSTPCR1 0xffc00034
  63. enum { MSTP027, MSTP026, MSTP025, MSTP024,
  64. MSTP009, MSTP008, MSTP003, MSTP002,
  65. MSTP001, MSTP000, MSTP119, MSTP105,
  66. MSTP104, MSTP_NR };
  67. static struct clk mstp_clks[MSTP_NR] = {
  68. /* MSTPCR0 */
  69. [MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),
  70. [MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),
  71. [MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),
  72. [MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),
  73. [MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),
  74. [MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),
  75. [MSTP003] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 3, 0),
  76. [MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),
  77. [MSTP001] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 1, 0),
  78. [MSTP000] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 0, 0),
  79. /* MSTPCR1 */
  80. [MSTP119] = SH_CLK_MSTP32(NULL, MSTPCR1, 19, 0),
  81. [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),
  82. [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),
  83. };
  84. static struct clk_lookup lookups[] = {
  85. /* main clocks */
  86. CLKDEV_CON_ID("extal", &extal_clk),
  87. CLKDEV_CON_ID("pll_clk", &pll_clk),
  88. /* DIV4 clocks */
  89. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  90. CLKDEV_CON_ID("shywaya_clk", &div4_clks[DIV4_SHA]),
  91. CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),
  92. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  93. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  94. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  95. /* MSTP32 clocks */
  96. CLKDEV_ICK_ID("fck", "sh-sci.3", &mstp_clks[MSTP027]),
  97. CLKDEV_ICK_ID("fck", "sh-sci.2", &mstp_clks[MSTP026]),
  98. CLKDEV_ICK_ID("fck", "sh-sci.1", &mstp_clks[MSTP025]),
  99. CLKDEV_ICK_ID("fck", "sh-sci.0", &mstp_clks[MSTP024]),
  100. CLKDEV_CON_ID("h8ex_fck", &mstp_clks[MSTP003]),
  101. CLKDEV_CON_ID("csm_fck", &mstp_clks[MSTP002]),
  102. CLKDEV_CON_ID("fe1_fck", &mstp_clks[MSTP001]),
  103. CLKDEV_CON_ID("fe0_fck", &mstp_clks[MSTP000]),
  104. CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[MSTP008]),
  105. CLKDEV_ICK_ID("fck", "sh-tmu.1", &mstp_clks[MSTP009]),
  106. CLKDEV_CON_ID("hudi_fck", &mstp_clks[MSTP119]),
  107. CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),
  108. CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),
  109. };
  110. int __init arch_clk_init(void)
  111. {
  112. int i, ret = 0;
  113. for (i = 0; i < ARRAY_SIZE(clks); i++)
  114. ret |= clk_register(clks[i]);
  115. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  116. if (!ret)
  117. ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
  118. &div4_table);
  119. if (!ret)
  120. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  121. return ret;
  122. }