clock-sh7786.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * arch/sh/kernel/cpu/sh4a/clock-sh7786.c
  4. *
  5. * SH7786 support for the clock framework
  6. *
  7. * Copyright (C) 2010 Paul Mundt
  8. */
  9. #include <linux/init.h>
  10. #include <linux/kernel.h>
  11. #include <linux/clk.h>
  12. #include <linux/io.h>
  13. #include <linux/clkdev.h>
  14. #include <asm/clock.h>
  15. #include <asm/freq.h>
  16. /*
  17. * Default rate for the root input clock, reset this with clk_set_rate()
  18. * from the platform code.
  19. */
  20. static struct clk extal_clk = {
  21. .rate = 33333333,
  22. };
  23. static unsigned long pll_recalc(struct clk *clk)
  24. {
  25. int multiplier;
  26. /*
  27. * Clock modes 0, 1, and 2 use an x64 multiplier against PLL1,
  28. * while modes 3, 4, and 5 use an x32.
  29. */
  30. multiplier = (sh_mv.mv_mode_pins() & 0xf) < 3 ? 64 : 32;
  31. return clk->parent->rate * multiplier;
  32. }
  33. static struct sh_clk_ops pll_clk_ops = {
  34. .recalc = pll_recalc,
  35. };
  36. static struct clk pll_clk = {
  37. .ops = &pll_clk_ops,
  38. .parent = &extal_clk,
  39. .flags = CLK_ENABLE_ON_INIT,
  40. };
  41. static struct clk *clks[] = {
  42. &extal_clk,
  43. &pll_clk,
  44. };
  45. static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
  46. 24, 32, 36, 48 };
  47. static struct clk_div_mult_table div4_div_mult_table = {
  48. .divisors = div2,
  49. .nr_divisors = ARRAY_SIZE(div2),
  50. };
  51. static struct clk_div4_table div4_table = {
  52. .div_mult_table = &div4_div_mult_table,
  53. };
  54. enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_DU, DIV4_P, DIV4_NR };
  55. #define DIV4(_bit, _mask, _flags) \
  56. SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
  57. struct clk div4_clks[DIV4_NR] = {
  58. [DIV4_P] = DIV4(0, 0x0b40, 0),
  59. [DIV4_DU] = DIV4(4, 0x0010, 0),
  60. [DIV4_DDR] = DIV4(12, 0x0002, CLK_ENABLE_ON_INIT),
  61. [DIV4_B] = DIV4(16, 0x0360, CLK_ENABLE_ON_INIT),
  62. [DIV4_SH] = DIV4(20, 0x0002, CLK_ENABLE_ON_INIT),
  63. [DIV4_I] = DIV4(28, 0x0006, CLK_ENABLE_ON_INIT),
  64. };
  65. #define MSTPCR0 0xffc40030
  66. #define MSTPCR1 0xffc40034
  67. enum { MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024,
  68. MSTP023, MSTP022, MSTP021, MSTP020, MSTP017, MSTP016,
  69. MSTP015, MSTP014, MSTP011, MSTP010, MSTP009, MSTP008,
  70. MSTP005, MSTP004, MSTP002,
  71. MSTP112, MSTP110, MSTP109, MSTP108,
  72. MSTP105, MSTP104, MSTP103, MSTP102,
  73. MSTP_NR };
  74. static struct clk mstp_clks[MSTP_NR] = {
  75. /* MSTPCR0 */
  76. [MSTP029] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 29, 0),
  77. [MSTP028] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 28, 0),
  78. [MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),
  79. [MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),
  80. [MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),
  81. [MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),
  82. [MSTP023] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 23, 0),
  83. [MSTP022] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 22, 0),
  84. [MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0),
  85. [MSTP020] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 20, 0),
  86. [MSTP017] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 17, 0),
  87. [MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0),
  88. [MSTP015] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0),
  89. [MSTP014] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 14, 0),
  90. [MSTP011] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 11, 0),
  91. [MSTP010] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 10, 0),
  92. [MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),
  93. [MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),
  94. [MSTP005] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 5, 0),
  95. [MSTP004] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 4, 0),
  96. [MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),
  97. /* MSTPCR1 */
  98. [MSTP112] = SH_CLK_MSTP32(NULL, MSTPCR1, 12, 0),
  99. [MSTP110] = SH_CLK_MSTP32(NULL, MSTPCR1, 10, 0),
  100. [MSTP109] = SH_CLK_MSTP32(NULL, MSTPCR1, 9, 0),
  101. [MSTP108] = SH_CLK_MSTP32(NULL, MSTPCR1, 8, 0),
  102. [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),
  103. [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),
  104. [MSTP103] = SH_CLK_MSTP32(NULL, MSTPCR1, 3, 0),
  105. [MSTP102] = SH_CLK_MSTP32(NULL, MSTPCR1, 2, 0),
  106. };
  107. static struct clk_lookup lookups[] = {
  108. /* main clocks */
  109. CLKDEV_CON_ID("extal", &extal_clk),
  110. CLKDEV_CON_ID("pll_clk", &pll_clk),
  111. /* DIV4 clocks */
  112. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  113. CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]),
  114. CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),
  115. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  116. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  117. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  118. /* MSTP32 clocks */
  119. CLKDEV_ICK_ID("fck", "sh-sci.5", &mstp_clks[MSTP029]),
  120. CLKDEV_ICK_ID("fck", "sh-sci.4", &mstp_clks[MSTP028]),
  121. CLKDEV_ICK_ID("fck", "sh-sci.3", &mstp_clks[MSTP027]),
  122. CLKDEV_ICK_ID("fck", "sh-sci.2", &mstp_clks[MSTP026]),
  123. CLKDEV_ICK_ID("fck", "sh-sci.1", &mstp_clks[MSTP025]),
  124. CLKDEV_ICK_ID("fck", "sh-sci.0", &mstp_clks[MSTP024]),
  125. CLKDEV_CON_ID("ssi3_fck", &mstp_clks[MSTP023]),
  126. CLKDEV_CON_ID("ssi2_fck", &mstp_clks[MSTP022]),
  127. CLKDEV_CON_ID("ssi1_fck", &mstp_clks[MSTP021]),
  128. CLKDEV_CON_ID("ssi0_fck", &mstp_clks[MSTP020]),
  129. CLKDEV_CON_ID("hac1_fck", &mstp_clks[MSTP017]),
  130. CLKDEV_CON_ID("hac0_fck", &mstp_clks[MSTP016]),
  131. CLKDEV_CON_ID("i2c1_fck", &mstp_clks[MSTP015]),
  132. CLKDEV_CON_ID("i2c0_fck", &mstp_clks[MSTP014]),
  133. CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[MSTP008]),
  134. CLKDEV_ICK_ID("fck", "sh-tmu.1", &mstp_clks[MSTP009]),
  135. CLKDEV_ICK_ID("fck", "sh-tmu.2", &mstp_clks[MSTP010]),
  136. CLKDEV_ICK_ID("fck", "sh-tmu.3", &mstp_clks[MSTP011]),
  137. CLKDEV_CON_ID("sdif1_fck", &mstp_clks[MSTP005]),
  138. CLKDEV_CON_ID("sdif0_fck", &mstp_clks[MSTP004]),
  139. CLKDEV_CON_ID("hspi_fck", &mstp_clks[MSTP002]),
  140. CLKDEV_CON_ID("usb_fck", &mstp_clks[MSTP112]),
  141. CLKDEV_CON_ID("pcie2_fck", &mstp_clks[MSTP110]),
  142. CLKDEV_CON_ID("pcie1_fck", &mstp_clks[MSTP109]),
  143. CLKDEV_CON_ID("pcie0_fck", &mstp_clks[MSTP108]),
  144. CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),
  145. CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),
  146. CLKDEV_CON_ID("du_fck", &mstp_clks[MSTP103]),
  147. CLKDEV_CON_ID("ether_fck", &mstp_clks[MSTP102]),
  148. };
  149. int __init arch_clk_init(void)
  150. {
  151. int i, ret = 0;
  152. for (i = 0; i < ARRAY_SIZE(clks); i++)
  153. ret |= clk_register(clks[i]);
  154. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  155. if (!ret)
  156. ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
  157. &div4_table);
  158. if (!ret)
  159. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  160. return ret;
  161. }