clock-sh7785.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * arch/sh/kernel/cpu/sh4a/clock-sh7785.c
  4. *
  5. * SH7785 support for the clock framework
  6. *
  7. * Copyright (C) 2007 - 2010 Paul Mundt
  8. */
  9. #include <linux/init.h>
  10. #include <linux/kernel.h>
  11. #include <linux/clk.h>
  12. #include <linux/io.h>
  13. #include <linux/cpufreq.h>
  14. #include <linux/clkdev.h>
  15. #include <asm/clock.h>
  16. #include <asm/freq.h>
  17. #include <cpu/sh7785.h>
  18. /*
  19. * Default rate for the root input clock, reset this with clk_set_rate()
  20. * from the platform code.
  21. */
  22. static struct clk extal_clk = {
  23. .rate = 33333333,
  24. };
  25. static unsigned long pll_recalc(struct clk *clk)
  26. {
  27. int multiplier;
  28. multiplier = test_mode_pin(MODE_PIN4) ? 36 : 72;
  29. return clk->parent->rate * multiplier;
  30. }
  31. static struct sh_clk_ops pll_clk_ops = {
  32. .recalc = pll_recalc,
  33. };
  34. static struct clk pll_clk = {
  35. .ops = &pll_clk_ops,
  36. .parent = &extal_clk,
  37. .flags = CLK_ENABLE_ON_INIT,
  38. };
  39. static struct clk *clks[] = {
  40. &extal_clk,
  41. &pll_clk,
  42. };
  43. static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
  44. 24, 32, 36, 48 };
  45. static struct clk_div_mult_table div4_div_mult_table = {
  46. .divisors = div2,
  47. .nr_divisors = ARRAY_SIZE(div2),
  48. };
  49. static struct clk_div4_table div4_table = {
  50. .div_mult_table = &div4_div_mult_table,
  51. };
  52. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA,
  53. DIV4_DU, DIV4_P, DIV4_NR };
  54. #define DIV4(_bit, _mask, _flags) \
  55. SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
  56. struct clk div4_clks[DIV4_NR] = {
  57. [DIV4_P] = DIV4(0, 0x0f80, 0),
  58. [DIV4_DU] = DIV4(4, 0x0ff0, 0),
  59. [DIV4_GA] = DIV4(8, 0x0030, 0),
  60. [DIV4_DDR] = DIV4(12, 0x000c, CLK_ENABLE_ON_INIT),
  61. [DIV4_B] = DIV4(16, 0x0fe0, CLK_ENABLE_ON_INIT),
  62. [DIV4_SH] = DIV4(20, 0x000c, CLK_ENABLE_ON_INIT),
  63. [DIV4_U] = DIV4(24, 0x000c, CLK_ENABLE_ON_INIT),
  64. [DIV4_I] = DIV4(28, 0x000e, CLK_ENABLE_ON_INIT),
  65. };
  66. #define MSTPCR0 0xffc80030
  67. #define MSTPCR1 0xffc80034
  68. enum { MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024,
  69. MSTP021, MSTP020, MSTP017, MSTP016,
  70. MSTP013, MSTP012, MSTP009, MSTP008, MSTP003, MSTP002,
  71. MSTP119, MSTP117, MSTP105, MSTP104, MSTP100,
  72. MSTP_NR };
  73. static struct clk mstp_clks[MSTP_NR] = {
  74. /* MSTPCR0 */
  75. [MSTP029] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 29, 0),
  76. [MSTP028] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 28, 0),
  77. [MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),
  78. [MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),
  79. [MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),
  80. [MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),
  81. [MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0),
  82. [MSTP020] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 20, 0),
  83. [MSTP017] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 17, 0),
  84. [MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0),
  85. [MSTP013] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 13, 0),
  86. [MSTP012] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 12, 0),
  87. [MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),
  88. [MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),
  89. [MSTP003] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 3, 0),
  90. [MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),
  91. /* MSTPCR1 */
  92. [MSTP119] = SH_CLK_MSTP32(NULL, MSTPCR1, 19, 0),
  93. [MSTP117] = SH_CLK_MSTP32(NULL, MSTPCR1, 17, 0),
  94. [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),
  95. [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),
  96. [MSTP100] = SH_CLK_MSTP32(NULL, MSTPCR1, 0, 0),
  97. };
  98. static struct clk_lookup lookups[] = {
  99. /* main clocks */
  100. CLKDEV_CON_ID("extal", &extal_clk),
  101. CLKDEV_CON_ID("pll_clk", &pll_clk),
  102. /* DIV4 clocks */
  103. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  104. CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]),
  105. CLKDEV_CON_ID("ga_clk", &div4_clks[DIV4_GA]),
  106. CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),
  107. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  108. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  109. CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
  110. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  111. /* MSTP32 clocks */
  112. CLKDEV_ICK_ID("fck", "sh-sci.5", &mstp_clks[MSTP029]),
  113. CLKDEV_ICK_ID("fck", "sh-sci.4", &mstp_clks[MSTP028]),
  114. CLKDEV_ICK_ID("fck", "sh-sci.3", &mstp_clks[MSTP027]),
  115. CLKDEV_ICK_ID("fck", "sh-sci.2", &mstp_clks[MSTP026]),
  116. CLKDEV_ICK_ID("fck", "sh-sci.1", &mstp_clks[MSTP025]),
  117. CLKDEV_ICK_ID("fck", "sh-sci.0", &mstp_clks[MSTP024]),
  118. CLKDEV_CON_ID("ssi1_fck", &mstp_clks[MSTP021]),
  119. CLKDEV_CON_ID("ssi0_fck", &mstp_clks[MSTP020]),
  120. CLKDEV_CON_ID("hac1_fck", &mstp_clks[MSTP017]),
  121. CLKDEV_CON_ID("hac0_fck", &mstp_clks[MSTP016]),
  122. CLKDEV_CON_ID("mmcif_fck", &mstp_clks[MSTP013]),
  123. CLKDEV_CON_ID("flctl_fck", &mstp_clks[MSTP012]),
  124. CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[MSTP008]),
  125. CLKDEV_ICK_ID("fck", "sh-tmu.1", &mstp_clks[MSTP009]),
  126. CLKDEV_CON_ID("siof_fck", &mstp_clks[MSTP003]),
  127. CLKDEV_CON_ID("hspi_fck", &mstp_clks[MSTP002]),
  128. CLKDEV_CON_ID("hudi_fck", &mstp_clks[MSTP119]),
  129. CLKDEV_CON_ID("ubc0", &mstp_clks[MSTP117]),
  130. CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),
  131. CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),
  132. CLKDEV_CON_ID("gdta_fck", &mstp_clks[MSTP100]),
  133. };
  134. int __init arch_clk_init(void)
  135. {
  136. int i, ret = 0;
  137. for (i = 0; i < ARRAY_SIZE(clks); i++)
  138. ret |= clk_register(clks[i]);
  139. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  140. if (!ret)
  141. ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
  142. &div4_table);
  143. if (!ret)
  144. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  145. return ret;
  146. }