clock-sh7724.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * arch/sh/kernel/cpu/sh4a/clock-sh7724.c
  4. *
  5. * SH7724 clock framework support
  6. *
  7. * Copyright (C) 2009 Magnus Damm
  8. */
  9. #include <linux/init.h>
  10. #include <linux/kernel.h>
  11. #include <linux/io.h>
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/sh_clk.h>
  15. #include <asm/clock.h>
  16. #include <cpu/sh7724.h>
  17. /* SH7724 registers */
  18. #define FRQCRA 0xa4150000
  19. #define FRQCRB 0xa4150004
  20. #define VCLKCR 0xa4150048
  21. #define FCLKACR 0xa4150008
  22. #define FCLKBCR 0xa415000c
  23. #define IRDACLKCR 0xa4150018
  24. #define PLLCR 0xa4150024
  25. #define MSTPCR0 0xa4150030
  26. #define MSTPCR1 0xa4150034
  27. #define MSTPCR2 0xa4150038
  28. #define SPUCLKCR 0xa415003c
  29. #define FLLFRQ 0xa4150050
  30. #define LSTATS 0xa4150060
  31. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  32. static struct clk r_clk = {
  33. .rate = 32768,
  34. };
  35. /*
  36. * Default rate for the root input clock, reset this with clk_set_rate()
  37. * from the platform code.
  38. */
  39. static struct clk extal_clk = {
  40. .rate = 33333333,
  41. };
  42. /* The fll multiplies the 32khz r_clk, may be used instead of extal */
  43. static unsigned long fll_recalc(struct clk *clk)
  44. {
  45. unsigned long mult = 0;
  46. unsigned long div = 1;
  47. if (__raw_readl(PLLCR) & 0x1000)
  48. mult = __raw_readl(FLLFRQ) & 0x3ff;
  49. if (__raw_readl(FLLFRQ) & 0x4000)
  50. div = 2;
  51. return (clk->parent->rate * mult) / div;
  52. }
  53. static struct sh_clk_ops fll_clk_ops = {
  54. .recalc = fll_recalc,
  55. };
  56. static struct clk fll_clk = {
  57. .ops = &fll_clk_ops,
  58. .parent = &r_clk,
  59. .flags = CLK_ENABLE_ON_INIT,
  60. };
  61. static unsigned long pll_recalc(struct clk *clk)
  62. {
  63. unsigned long mult = 1;
  64. if (__raw_readl(PLLCR) & 0x4000)
  65. mult = (((__raw_readl(FRQCRA) >> 24) & 0x3f) + 1) * 2;
  66. return clk->parent->rate * mult;
  67. }
  68. static struct sh_clk_ops pll_clk_ops = {
  69. .recalc = pll_recalc,
  70. };
  71. static struct clk pll_clk = {
  72. .ops = &pll_clk_ops,
  73. .flags = CLK_ENABLE_ON_INIT,
  74. };
  75. /* A fixed divide-by-3 block use by the div6 clocks */
  76. static unsigned long div3_recalc(struct clk *clk)
  77. {
  78. return clk->parent->rate / 3;
  79. }
  80. static struct sh_clk_ops div3_clk_ops = {
  81. .recalc = div3_recalc,
  82. };
  83. static struct clk div3_clk = {
  84. .ops = &div3_clk_ops,
  85. .parent = &pll_clk,
  86. };
  87. /* External input clock (pin name: FSIMCKA/FSIMCKB/DV_CLKI ) */
  88. struct clk sh7724_fsimcka_clk = {
  89. };
  90. struct clk sh7724_fsimckb_clk = {
  91. };
  92. struct clk sh7724_dv_clki = {
  93. };
  94. static struct clk *main_clks[] = {
  95. &r_clk,
  96. &extal_clk,
  97. &fll_clk,
  98. &pll_clk,
  99. &div3_clk,
  100. &sh7724_fsimcka_clk,
  101. &sh7724_fsimckb_clk,
  102. &sh7724_dv_clki,
  103. };
  104. static void div4_kick(struct clk *clk)
  105. {
  106. unsigned long value;
  107. /* set KICK bit in FRQCRA to update hardware setting */
  108. value = __raw_readl(FRQCRA);
  109. value |= (1 << 31);
  110. __raw_writel(value, FRQCRA);
  111. }
  112. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 0, 24, 32, 36, 48, 0, 72 };
  113. static struct clk_div_mult_table div4_div_mult_table = {
  114. .divisors = divisors,
  115. .nr_divisors = ARRAY_SIZE(divisors),
  116. };
  117. static struct clk_div4_table div4_table = {
  118. .div_mult_table = &div4_div_mult_table,
  119. .kick = div4_kick,
  120. };
  121. enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_P, DIV4_M1, DIV4_NR };
  122. #define DIV4(_reg, _bit, _mask, _flags) \
  123. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  124. struct clk div4_clks[DIV4_NR] = {
  125. [DIV4_I] = DIV4(FRQCRA, 20, 0x2f7d, CLK_ENABLE_ON_INIT),
  126. [DIV4_SH] = DIV4(FRQCRA, 12, 0x2f7c, CLK_ENABLE_ON_INIT),
  127. [DIV4_B] = DIV4(FRQCRA, 8, 0x2f7c, CLK_ENABLE_ON_INIT),
  128. [DIV4_P] = DIV4(FRQCRA, 0, 0x2f7c, 0),
  129. [DIV4_M1] = DIV4(FRQCRB, 4, 0x2f7c, CLK_ENABLE_ON_INIT),
  130. };
  131. enum { DIV6_V, DIV6_I, DIV6_S, DIV6_FA, DIV6_FB, DIV6_NR };
  132. /* Indices are important - they are the actual src selecting values */
  133. static struct clk *common_parent[] = {
  134. [0] = &div3_clk,
  135. [1] = NULL,
  136. };
  137. static struct clk *vclkcr_parent[8] = {
  138. [0] = &div3_clk,
  139. [2] = &sh7724_dv_clki,
  140. [4] = &extal_clk,
  141. };
  142. static struct clk *fclkacr_parent[] = {
  143. [0] = &div3_clk,
  144. [1] = NULL,
  145. [2] = &sh7724_fsimcka_clk,
  146. [3] = NULL,
  147. };
  148. static struct clk *fclkbcr_parent[] = {
  149. [0] = &div3_clk,
  150. [1] = NULL,
  151. [2] = &sh7724_fsimckb_clk,
  152. [3] = NULL,
  153. };
  154. static struct clk div6_clks[DIV6_NR] = {
  155. [DIV6_V] = SH_CLK_DIV6_EXT(VCLKCR, 0,
  156. vclkcr_parent, ARRAY_SIZE(vclkcr_parent), 12, 3),
  157. [DIV6_I] = SH_CLK_DIV6_EXT(IRDACLKCR, 0,
  158. common_parent, ARRAY_SIZE(common_parent), 6, 1),
  159. [DIV6_S] = SH_CLK_DIV6_EXT(SPUCLKCR, CLK_ENABLE_ON_INIT,
  160. common_parent, ARRAY_SIZE(common_parent), 6, 1),
  161. [DIV6_FA] = SH_CLK_DIV6_EXT(FCLKACR, 0,
  162. fclkacr_parent, ARRAY_SIZE(fclkacr_parent), 6, 2),
  163. [DIV6_FB] = SH_CLK_DIV6_EXT(FCLKBCR, 0,
  164. fclkbcr_parent, ARRAY_SIZE(fclkbcr_parent), 6, 2),
  165. };
  166. static struct clk mstp_clks[HWBLK_NR] = {
  167. [HWBLK_TLB] = SH_CLK_MSTP32(&div4_clks[DIV4_I], MSTPCR0, 31, CLK_ENABLE_ON_INIT),
  168. [HWBLK_IC] = SH_CLK_MSTP32(&div4_clks[DIV4_I], MSTPCR0, 30, CLK_ENABLE_ON_INIT),
  169. [HWBLK_OC] = SH_CLK_MSTP32(&div4_clks[DIV4_I], MSTPCR0, 29, CLK_ENABLE_ON_INIT),
  170. [HWBLK_RSMEM] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
  171. [HWBLK_ILMEM] = SH_CLK_MSTP32(&div4_clks[DIV4_I], MSTPCR0, 27, CLK_ENABLE_ON_INIT),
  172. [HWBLK_L2C] = SH_CLK_MSTP32(&div4_clks[DIV4_SH], MSTPCR0, 26, CLK_ENABLE_ON_INIT),
  173. [HWBLK_FPU] = SH_CLK_MSTP32(&div4_clks[DIV4_I], MSTPCR0, 24, CLK_ENABLE_ON_INIT),
  174. [HWBLK_INTC] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 22, CLK_ENABLE_ON_INIT),
  175. [HWBLK_DMAC0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 21, 0),
  176. [HWBLK_SHYWAY] = SH_CLK_MSTP32(&div4_clks[DIV4_SH], MSTPCR0, 20, CLK_ENABLE_ON_INIT),
  177. [HWBLK_HUDI] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 19, 0),
  178. [HWBLK_UBC] = SH_CLK_MSTP32(&div4_clks[DIV4_I], MSTPCR0, 17, 0),
  179. [HWBLK_TMU0] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0),
  180. [HWBLK_CMT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 14, 0),
  181. [HWBLK_RWDT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 13, 0),
  182. [HWBLK_DMAC1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 12, 0),
  183. [HWBLK_TMU1] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 10, 0),
  184. [HWBLK_SCIF0] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),
  185. [HWBLK_SCIF1] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),
  186. [HWBLK_SCIF2] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 7, 0),
  187. [HWBLK_SCIF3] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 6, 0),
  188. [HWBLK_SCIF4] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 5, 0),
  189. [HWBLK_SCIF5] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 4, 0),
  190. [HWBLK_MSIOF0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 2, 0),
  191. [HWBLK_MSIOF1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 1, 0),
  192. [HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk, MSTPCR1, 12, 0),
  193. [HWBLK_RTC] = SH_CLK_MSTP32(&r_clk, MSTPCR1, 11, 0),
  194. [HWBLK_IIC0] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 9, 0),
  195. [HWBLK_IIC1] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 8, 0),
  196. [HWBLK_MMC] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 29, 0),
  197. [HWBLK_ETHER] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 28, 0),
  198. [HWBLK_ATAPI] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 26, 0),
  199. [HWBLK_TPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 25, 0),
  200. [HWBLK_IRDA] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 24, 0),
  201. [HWBLK_TSIF] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 22, 0),
  202. [HWBLK_USB1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 21, 0),
  203. [HWBLK_USB0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 20, 0),
  204. [HWBLK_2DG] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 19, 0),
  205. [HWBLK_SDHI0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 18, 0),
  206. [HWBLK_SDHI1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 17, 0),
  207. [HWBLK_VEU1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 15, 0),
  208. [HWBLK_CEU1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 13, 0),
  209. [HWBLK_BEU1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 12, 0),
  210. [HWBLK_2DDMAC] = SH_CLK_MSTP32(&div4_clks[DIV4_SH], MSTPCR2, 10, 0),
  211. [HWBLK_SPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 9, 0),
  212. [HWBLK_JPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 6, 0),
  213. [HWBLK_VOU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
  214. [HWBLK_BEU0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
  215. [HWBLK_CEU0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
  216. [HWBLK_VEU0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 2, 0),
  217. [HWBLK_VPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 1, 0),
  218. [HWBLK_LCDC] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 0, 0),
  219. };
  220. static struct clk_lookup lookups[] = {
  221. /* main clocks */
  222. CLKDEV_CON_ID("rclk", &r_clk),
  223. CLKDEV_CON_ID("extal", &extal_clk),
  224. CLKDEV_CON_ID("fll_clk", &fll_clk),
  225. CLKDEV_CON_ID("pll_clk", &pll_clk),
  226. CLKDEV_CON_ID("div3_clk", &div3_clk),
  227. /* DIV4 clocks */
  228. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  229. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  230. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  231. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  232. CLKDEV_CON_ID("vpu_clk", &div4_clks[DIV4_M1]),
  233. /* DIV6 clocks */
  234. CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
  235. CLKDEV_CON_ID("fsia_clk", &div6_clks[DIV6_FA]),
  236. CLKDEV_CON_ID("fsib_clk", &div6_clks[DIV6_FB]),
  237. CLKDEV_CON_ID("irda_clk", &div6_clks[DIV6_I]),
  238. CLKDEV_CON_ID("spu_clk", &div6_clks[DIV6_S]),
  239. /* MSTP clocks */
  240. CLKDEV_CON_ID("tlb0", &mstp_clks[HWBLK_TLB]),
  241. CLKDEV_CON_ID("ic0", &mstp_clks[HWBLK_IC]),
  242. CLKDEV_CON_ID("oc0", &mstp_clks[HWBLK_OC]),
  243. CLKDEV_CON_ID("rs0", &mstp_clks[HWBLK_RSMEM]),
  244. CLKDEV_CON_ID("ilmem0", &mstp_clks[HWBLK_ILMEM]),
  245. CLKDEV_CON_ID("l2c0", &mstp_clks[HWBLK_L2C]),
  246. CLKDEV_CON_ID("fpu0", &mstp_clks[HWBLK_FPU]),
  247. CLKDEV_CON_ID("intc0", &mstp_clks[HWBLK_INTC]),
  248. CLKDEV_DEV_ID("sh-dma-engine.0", &mstp_clks[HWBLK_DMAC0]),
  249. CLKDEV_CON_ID("sh0", &mstp_clks[HWBLK_SHYWAY]),
  250. CLKDEV_CON_ID("hudi0", &mstp_clks[HWBLK_HUDI]),
  251. CLKDEV_CON_ID("ubc0", &mstp_clks[HWBLK_UBC]),
  252. CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[HWBLK_TMU0]),
  253. CLKDEV_ICK_ID("fck", "sh-tmu.1", &mstp_clks[HWBLK_TMU1]),
  254. CLKDEV_ICK_ID("fck", "sh-cmt-32.0", &mstp_clks[HWBLK_CMT]),
  255. CLKDEV_DEV_ID("sh-wdt.0", &mstp_clks[HWBLK_RWDT]),
  256. CLKDEV_DEV_ID("sh-dma-engine.1", &mstp_clks[HWBLK_DMAC1]),
  257. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[HWBLK_SCIF0]),
  258. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[HWBLK_SCIF1]),
  259. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[HWBLK_SCIF2]),
  260. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[HWBLK_SCIF3]),
  261. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[HWBLK_SCIF4]),
  262. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[HWBLK_SCIF5]),
  263. CLKDEV_DEV_ID("spi_sh_msiof.0", &mstp_clks[HWBLK_MSIOF0]),
  264. CLKDEV_DEV_ID("spi_sh_msiof.1", &mstp_clks[HWBLK_MSIOF1]),
  265. CLKDEV_DEV_ID("sh_keysc.0", &mstp_clks[HWBLK_KEYSC]),
  266. CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
  267. CLKDEV_DEV_ID("i2c-sh_mobile.0", &mstp_clks[HWBLK_IIC0]),
  268. CLKDEV_DEV_ID("i2c-sh_mobile.1", &mstp_clks[HWBLK_IIC1]),
  269. CLKDEV_DEV_ID("sh_mmcif.0", &mstp_clks[HWBLK_MMC]),
  270. CLKDEV_DEV_ID("sh7724-ether.0", &mstp_clks[HWBLK_ETHER]),
  271. CLKDEV_CON_ID("atapi0", &mstp_clks[HWBLK_ATAPI]),
  272. CLKDEV_CON_ID("tpu0", &mstp_clks[HWBLK_TPU]),
  273. CLKDEV_CON_ID("irda0", &mstp_clks[HWBLK_IRDA]),
  274. CLKDEV_CON_ID("tsif0", &mstp_clks[HWBLK_TSIF]),
  275. CLKDEV_DEV_ID("renesas_usbhs.1", &mstp_clks[HWBLK_USB1]),
  276. CLKDEV_DEV_ID("renesas_usbhs.0", &mstp_clks[HWBLK_USB0]),
  277. CLKDEV_CON_ID("usb1", &mstp_clks[HWBLK_USB1]),
  278. CLKDEV_CON_ID("usb0", &mstp_clks[HWBLK_USB0]),
  279. CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
  280. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[HWBLK_SDHI0]),
  281. CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[HWBLK_SDHI1]),
  282. CLKDEV_CON_ID("veu1", &mstp_clks[HWBLK_VEU1]),
  283. CLKDEV_DEV_ID("renesas-ceu.1", &mstp_clks[HWBLK_CEU1]),
  284. CLKDEV_CON_ID("beu1", &mstp_clks[HWBLK_BEU1]),
  285. CLKDEV_CON_ID("2ddmac0", &mstp_clks[HWBLK_2DDMAC]),
  286. CLKDEV_DEV_ID("sh_fsi.0", &mstp_clks[HWBLK_SPU]),
  287. CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
  288. CLKDEV_DEV_ID("sh-vou", &mstp_clks[HWBLK_VOU]),
  289. CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU0]),
  290. CLKDEV_DEV_ID("renesas-ceu.0", &mstp_clks[HWBLK_CEU0]),
  291. CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU0]),
  292. CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
  293. CLKDEV_DEV_ID("sh_mobile_lcdc_fb.0", &mstp_clks[HWBLK_LCDC]),
  294. };
  295. int __init arch_clk_init(void)
  296. {
  297. int k, ret = 0;
  298. /* autodetect extal or fll configuration */
  299. if (__raw_readl(PLLCR) & 0x1000)
  300. pll_clk.parent = &fll_clk;
  301. else
  302. pll_clk.parent = &extal_clk;
  303. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  304. ret = clk_register(main_clks[k]);
  305. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  306. if (!ret)
  307. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  308. if (!ret)
  309. ret = sh_clk_div6_reparent_register(div6_clks, DIV6_NR);
  310. if (!ret)
  311. ret = sh_clk_mstp_register(mstp_clks, HWBLK_NR);
  312. return ret;
  313. }