setup-sh7269.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7269 Setup
  4. *
  5. * Copyright (C) 2012 Renesas Electronics Europe Ltd
  6. * Copyright (C) 2012 Phil Edworthy
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/init.h>
  10. #include <linux/serial.h>
  11. #include <linux/serial_sci.h>
  12. #include <linux/usb/r8a66597.h>
  13. #include <linux/sh_timer.h>
  14. #include <linux/io.h>
  15. #include <asm/platform_early.h>
  16. enum {
  17. UNUSED = 0,
  18. /* interrupt sources */
  19. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  20. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  21. DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,
  22. DMAC8, DMAC9, DMAC10, DMAC11, DMAC12, DMAC13, DMAC14, DMAC15,
  23. USB, VDC4, CMT0, CMT1, BSC, WDT,
  24. MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,
  25. MTU3_ABCD, MTU3_TCI3V, MTU4_ABCD, MTU4_TCI4V,
  26. PWMT1, PWMT2, ADC_ADI,
  27. SSIF0, SSII1, SSII2, SSII3, SSII4, SSII5,
  28. RSPDIF,
  29. IIC30, IIC31, IIC32, IIC33,
  30. SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI,
  31. SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI,
  32. SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI,
  33. SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI,
  34. SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI,
  35. SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI,
  36. SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI,
  37. SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI,
  38. RCAN0, RCAN1, RCAN2,
  39. RSPIC0, RSPIC1,
  40. IEBC, CD_ROMD,
  41. NFMC,
  42. SDHI0, SDHI1,
  43. RTC,
  44. SRCC0, SRCC1, SRCC2,
  45. /* interrupt groups */
  46. PINT, SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,
  47. };
  48. static struct intc_vect vectors[] __initdata = {
  49. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  50. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  51. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  52. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  53. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  54. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  55. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  56. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  57. INTC_IRQ(DMAC0, 108), INTC_IRQ(DMAC0, 109),
  58. INTC_IRQ(DMAC1, 112), INTC_IRQ(DMAC1, 113),
  59. INTC_IRQ(DMAC2, 116), INTC_IRQ(DMAC2, 117),
  60. INTC_IRQ(DMAC3, 120), INTC_IRQ(DMAC3, 121),
  61. INTC_IRQ(DMAC4, 124), INTC_IRQ(DMAC4, 125),
  62. INTC_IRQ(DMAC5, 128), INTC_IRQ(DMAC5, 129),
  63. INTC_IRQ(DMAC6, 132), INTC_IRQ(DMAC6, 133),
  64. INTC_IRQ(DMAC7, 136), INTC_IRQ(DMAC7, 137),
  65. INTC_IRQ(DMAC8, 140), INTC_IRQ(DMAC8, 141),
  66. INTC_IRQ(DMAC9, 144), INTC_IRQ(DMAC9, 145),
  67. INTC_IRQ(DMAC10, 148), INTC_IRQ(DMAC10, 149),
  68. INTC_IRQ(DMAC11, 152), INTC_IRQ(DMAC11, 153),
  69. INTC_IRQ(DMAC12, 156), INTC_IRQ(DMAC12, 157),
  70. INTC_IRQ(DMAC13, 160), INTC_IRQ(DMAC13, 161),
  71. INTC_IRQ(DMAC14, 164), INTC_IRQ(DMAC14, 165),
  72. INTC_IRQ(DMAC15, 168), INTC_IRQ(DMAC15, 169),
  73. INTC_IRQ(USB, 170),
  74. INTC_IRQ(VDC4, 171), INTC_IRQ(VDC4, 172),
  75. INTC_IRQ(VDC4, 173), INTC_IRQ(VDC4, 174),
  76. INTC_IRQ(VDC4, 175), INTC_IRQ(VDC4, 176),
  77. INTC_IRQ(VDC4, 177), INTC_IRQ(VDC4, 177),
  78. INTC_IRQ(CMT0, 188), INTC_IRQ(CMT1, 189),
  79. INTC_IRQ(BSC, 190), INTC_IRQ(WDT, 191),
  80. INTC_IRQ(MTU0_ABCD, 192), INTC_IRQ(MTU0_ABCD, 193),
  81. INTC_IRQ(MTU0_ABCD, 194), INTC_IRQ(MTU0_ABCD, 195),
  82. INTC_IRQ(MTU0_VEF, 196), INTC_IRQ(MTU0_VEF, 197),
  83. INTC_IRQ(MTU0_VEF, 198),
  84. INTC_IRQ(MTU1_AB, 199), INTC_IRQ(MTU1_AB, 200),
  85. INTC_IRQ(MTU1_VU, 201), INTC_IRQ(MTU1_VU, 202),
  86. INTC_IRQ(MTU2_AB, 203), INTC_IRQ(MTU2_AB, 204),
  87. INTC_IRQ(MTU2_VU, 205), INTC_IRQ(MTU2_VU, 206),
  88. INTC_IRQ(MTU3_ABCD, 207), INTC_IRQ(MTU3_ABCD, 208),
  89. INTC_IRQ(MTU3_ABCD, 209), INTC_IRQ(MTU3_ABCD, 210),
  90. INTC_IRQ(MTU3_TCI3V, 211),
  91. INTC_IRQ(MTU4_ABCD, 212), INTC_IRQ(MTU4_ABCD, 213),
  92. INTC_IRQ(MTU4_ABCD, 214), INTC_IRQ(MTU4_ABCD, 215),
  93. INTC_IRQ(MTU4_TCI4V, 216),
  94. INTC_IRQ(PWMT1, 217), INTC_IRQ(PWMT2, 218),
  95. INTC_IRQ(ADC_ADI, 223),
  96. INTC_IRQ(SSIF0, 224), INTC_IRQ(SSIF0, 225),
  97. INTC_IRQ(SSIF0, 226),
  98. INTC_IRQ(SSII1, 227), INTC_IRQ(SSII1, 228),
  99. INTC_IRQ(SSII2, 229), INTC_IRQ(SSII2, 230),
  100. INTC_IRQ(SSII3, 231), INTC_IRQ(SSII3, 232),
  101. INTC_IRQ(SSII4, 233), INTC_IRQ(SSII4, 234),
  102. INTC_IRQ(SSII5, 235), INTC_IRQ(SSII5, 236),
  103. INTC_IRQ(RSPDIF, 237),
  104. INTC_IRQ(IIC30, 238), INTC_IRQ(IIC30, 239),
  105. INTC_IRQ(IIC30, 240), INTC_IRQ(IIC30, 241),
  106. INTC_IRQ(IIC30, 242),
  107. INTC_IRQ(IIC31, 243), INTC_IRQ(IIC31, 244),
  108. INTC_IRQ(IIC31, 245), INTC_IRQ(IIC31, 246),
  109. INTC_IRQ(IIC31, 247),
  110. INTC_IRQ(IIC32, 248), INTC_IRQ(IIC32, 249),
  111. INTC_IRQ(IIC32, 250), INTC_IRQ(IIC32, 251),
  112. INTC_IRQ(IIC32, 252),
  113. INTC_IRQ(IIC33, 253), INTC_IRQ(IIC33, 254),
  114. INTC_IRQ(IIC33, 255), INTC_IRQ(IIC33, 256),
  115. INTC_IRQ(IIC33, 257),
  116. INTC_IRQ(SCIF0_BRI, 258), INTC_IRQ(SCIF0_ERI, 259),
  117. INTC_IRQ(SCIF0_RXI, 260), INTC_IRQ(SCIF0_TXI, 261),
  118. INTC_IRQ(SCIF1_BRI, 262), INTC_IRQ(SCIF1_ERI, 263),
  119. INTC_IRQ(SCIF1_RXI, 264), INTC_IRQ(SCIF1_TXI, 265),
  120. INTC_IRQ(SCIF2_BRI, 266), INTC_IRQ(SCIF2_ERI, 267),
  121. INTC_IRQ(SCIF2_RXI, 268), INTC_IRQ(SCIF2_TXI, 269),
  122. INTC_IRQ(SCIF3_BRI, 270), INTC_IRQ(SCIF3_ERI, 271),
  123. INTC_IRQ(SCIF3_RXI, 272), INTC_IRQ(SCIF3_TXI, 273),
  124. INTC_IRQ(SCIF4_BRI, 274), INTC_IRQ(SCIF4_ERI, 275),
  125. INTC_IRQ(SCIF4_RXI, 276), INTC_IRQ(SCIF4_TXI, 277),
  126. INTC_IRQ(SCIF5_BRI, 278), INTC_IRQ(SCIF5_ERI, 279),
  127. INTC_IRQ(SCIF5_RXI, 280), INTC_IRQ(SCIF5_TXI, 281),
  128. INTC_IRQ(SCIF6_BRI, 282), INTC_IRQ(SCIF6_ERI, 283),
  129. INTC_IRQ(SCIF6_RXI, 284), INTC_IRQ(SCIF6_TXI, 285),
  130. INTC_IRQ(SCIF7_BRI, 286), INTC_IRQ(SCIF7_ERI, 287),
  131. INTC_IRQ(SCIF7_RXI, 288), INTC_IRQ(SCIF7_TXI, 289),
  132. INTC_IRQ(RCAN0, 291), INTC_IRQ(RCAN0, 292),
  133. INTC_IRQ(RCAN0, 293), INTC_IRQ(RCAN0, 294),
  134. INTC_IRQ(RCAN0, 295),
  135. INTC_IRQ(RCAN1, 296), INTC_IRQ(RCAN1, 297),
  136. INTC_IRQ(RCAN1, 298), INTC_IRQ(RCAN1, 299),
  137. INTC_IRQ(RCAN1, 300),
  138. INTC_IRQ(RCAN2, 301), INTC_IRQ(RCAN2, 302),
  139. INTC_IRQ(RCAN2, 303), INTC_IRQ(RCAN2, 304),
  140. INTC_IRQ(RCAN2, 305),
  141. INTC_IRQ(RSPIC0, 306), INTC_IRQ(RSPIC0, 307),
  142. INTC_IRQ(RSPIC0, 308),
  143. INTC_IRQ(RSPIC1, 309), INTC_IRQ(RSPIC1, 310),
  144. INTC_IRQ(RSPIC1, 311),
  145. INTC_IRQ(IEBC, 318),
  146. INTC_IRQ(CD_ROMD, 319), INTC_IRQ(CD_ROMD, 320),
  147. INTC_IRQ(CD_ROMD, 321), INTC_IRQ(CD_ROMD, 322),
  148. INTC_IRQ(CD_ROMD, 323), INTC_IRQ(CD_ROMD, 324),
  149. INTC_IRQ(NFMC, 325), INTC_IRQ(NFMC, 326),
  150. INTC_IRQ(NFMC, 327), INTC_IRQ(NFMC, 328),
  151. INTC_IRQ(SDHI0, 332), INTC_IRQ(SDHI0, 333),
  152. INTC_IRQ(SDHI0, 334),
  153. INTC_IRQ(SDHI1, 335), INTC_IRQ(SDHI1, 336),
  154. INTC_IRQ(SDHI1, 337),
  155. INTC_IRQ(RTC, 338), INTC_IRQ(RTC, 339),
  156. INTC_IRQ(RTC, 340),
  157. INTC_IRQ(SRCC0, 341), INTC_IRQ(SRCC0, 342),
  158. INTC_IRQ(SRCC0, 343), INTC_IRQ(SRCC0, 344),
  159. INTC_IRQ(SRCC0, 345),
  160. INTC_IRQ(SRCC1, 346), INTC_IRQ(SRCC1, 347),
  161. INTC_IRQ(SRCC1, 348), INTC_IRQ(SRCC1, 349),
  162. INTC_IRQ(SRCC1, 350),
  163. INTC_IRQ(SRCC2, 351), INTC_IRQ(SRCC2, 352),
  164. INTC_IRQ(SRCC2, 353), INTC_IRQ(SRCC2, 354),
  165. INTC_IRQ(SRCC2, 355),
  166. };
  167. static struct intc_group groups[] __initdata = {
  168. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  169. PINT4, PINT5, PINT6, PINT7),
  170. INTC_GROUP(SCIF0, SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI),
  171. INTC_GROUP(SCIF1, SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI),
  172. INTC_GROUP(SCIF2, SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI),
  173. INTC_GROUP(SCIF3, SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI),
  174. INTC_GROUP(SCIF4, SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI),
  175. INTC_GROUP(SCIF5, SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI),
  176. INTC_GROUP(SCIF6, SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI),
  177. INTC_GROUP(SCIF7, SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI),
  178. };
  179. static struct intc_prio_reg prio_registers[] __initdata = {
  180. { 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  181. { 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  182. { 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
  183. { 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
  184. { 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },
  185. { 0xfffe0c04, 0, 16, 4, /* IPR08 */ { DMAC8, DMAC9,
  186. DMAC10, DMAC11 } },
  187. { 0xfffe0c06, 0, 16, 4, /* IPR09 */ { DMAC12, DMAC13,
  188. DMAC14, DMAC15 } },
  189. { 0xfffe0c08, 0, 16, 4, /* IPR10 */ { USB, VDC4, VDC4, VDC4 } },
  190. { 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { 0, 0, 0, 0 } },
  191. { 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { CMT0, CMT1, BSC, WDT } },
  192. { 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { MTU0_ABCD, MTU0_VEF,
  193. MTU1_AB, MTU1_VU } },
  194. { 0xfffe0c10, 0, 16, 4, /* IPR14 */ { MTU2_AB, MTU2_VU,
  195. MTU3_ABCD, MTU3_TCI3V } },
  196. { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { MTU4_ABCD, MTU4_TCI4V,
  197. PWMT1, PWMT2 } },
  198. { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { 0, 0, 0, 0 } },
  199. { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { ADC_ADI, SSIF0, SSII1, SSII2 } },
  200. { 0xfffe0c18, 0, 16, 4, /* IPR18 */ { SSII3, SSII4, SSII5, RSPDIF} },
  201. { 0xfffe0c1a, 0, 16, 4, /* IPR19 */ { IIC30, IIC31, IIC32, IIC33 } },
  202. { 0xfffe0c1c, 0, 16, 4, /* IPR20 */ { SCIF0, SCIF1, SCIF2, SCIF3 } },
  203. { 0xfffe0c1e, 0, 16, 4, /* IPR21 */ { SCIF4, SCIF5, SCIF6, SCIF7 } },
  204. { 0xfffe0c20, 0, 16, 4, /* IPR22 */ { 0, RCAN0, RCAN1, RCAN2 } },
  205. { 0xfffe0c22, 0, 16, 4, /* IPR23 */ { RSPIC0, RSPIC1, 0, 0 } },
  206. { 0xfffe0c24, 0, 16, 4, /* IPR24 */ { IEBC, CD_ROMD, NFMC, 0 } },
  207. { 0xfffe0c26, 0, 16, 4, /* IPR25 */ { SDHI0, SDHI1, RTC, 0 } },
  208. { 0xfffe0c28, 0, 16, 4, /* IPR26 */ { SRCC0, SRCC1, SRCC2, 0 } },
  209. };
  210. static struct intc_mask_reg mask_registers[] __initdata = {
  211. { 0xfffe0808, 0, 16, /* PINTER */
  212. { 0, 0, 0, 0, 0, 0, 0, 0,
  213. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  214. };
  215. static DECLARE_INTC_DESC(intc_desc, "sh7269", vectors, groups,
  216. mask_registers, prio_registers, NULL);
  217. static struct plat_sci_port scif0_platform_data = {
  218. .scscr = SCSCR_REIE,
  219. .type = PORT_SCIF,
  220. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  221. };
  222. static struct resource scif0_resources[] = {
  223. DEFINE_RES_MEM(0xe8007000, 0x100),
  224. DEFINE_RES_IRQ(259),
  225. DEFINE_RES_IRQ(260),
  226. DEFINE_RES_IRQ(261),
  227. DEFINE_RES_IRQ(258),
  228. };
  229. static struct platform_device scif0_device = {
  230. .name = "sh-sci",
  231. .id = 0,
  232. .resource = scif0_resources,
  233. .num_resources = ARRAY_SIZE(scif0_resources),
  234. .dev = {
  235. .platform_data = &scif0_platform_data,
  236. },
  237. };
  238. static struct plat_sci_port scif1_platform_data = {
  239. .scscr = SCSCR_REIE,
  240. .type = PORT_SCIF,
  241. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  242. };
  243. static struct resource scif1_resources[] = {
  244. DEFINE_RES_MEM(0xe8007800, 0x100),
  245. DEFINE_RES_IRQ(263),
  246. DEFINE_RES_IRQ(264),
  247. DEFINE_RES_IRQ(265),
  248. DEFINE_RES_IRQ(262),
  249. };
  250. static struct platform_device scif1_device = {
  251. .name = "sh-sci",
  252. .id = 1,
  253. .resource = scif1_resources,
  254. .num_resources = ARRAY_SIZE(scif1_resources),
  255. .dev = {
  256. .platform_data = &scif1_platform_data,
  257. },
  258. };
  259. static struct plat_sci_port scif2_platform_data = {
  260. .scscr = SCSCR_REIE,
  261. .type = PORT_SCIF,
  262. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  263. };
  264. static struct resource scif2_resources[] = {
  265. DEFINE_RES_MEM(0xe8008000, 0x100),
  266. DEFINE_RES_IRQ(267),
  267. DEFINE_RES_IRQ(268),
  268. DEFINE_RES_IRQ(269),
  269. DEFINE_RES_IRQ(266),
  270. };
  271. static struct platform_device scif2_device = {
  272. .name = "sh-sci",
  273. .id = 2,
  274. .resource = scif2_resources,
  275. .num_resources = ARRAY_SIZE(scif2_resources),
  276. .dev = {
  277. .platform_data = &scif2_platform_data,
  278. },
  279. };
  280. static struct plat_sci_port scif3_platform_data = {
  281. .scscr = SCSCR_REIE,
  282. .type = PORT_SCIF,
  283. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  284. };
  285. static struct resource scif3_resources[] = {
  286. DEFINE_RES_MEM(0xe8008800, 0x100),
  287. DEFINE_RES_IRQ(271),
  288. DEFINE_RES_IRQ(272),
  289. DEFINE_RES_IRQ(273),
  290. DEFINE_RES_IRQ(270),
  291. };
  292. static struct platform_device scif3_device = {
  293. .name = "sh-sci",
  294. .id = 3,
  295. .resource = scif3_resources,
  296. .num_resources = ARRAY_SIZE(scif3_resources),
  297. .dev = {
  298. .platform_data = &scif3_platform_data,
  299. },
  300. };
  301. static struct plat_sci_port scif4_platform_data = {
  302. .scscr = SCSCR_REIE,
  303. .type = PORT_SCIF,
  304. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  305. };
  306. static struct resource scif4_resources[] = {
  307. DEFINE_RES_MEM(0xe8009000, 0x100),
  308. DEFINE_RES_IRQ(275),
  309. DEFINE_RES_IRQ(276),
  310. DEFINE_RES_IRQ(277),
  311. DEFINE_RES_IRQ(274),
  312. };
  313. static struct platform_device scif4_device = {
  314. .name = "sh-sci",
  315. .id = 4,
  316. .resource = scif4_resources,
  317. .num_resources = ARRAY_SIZE(scif4_resources),
  318. .dev = {
  319. .platform_data = &scif4_platform_data,
  320. },
  321. };
  322. static struct plat_sci_port scif5_platform_data = {
  323. .scscr = SCSCR_REIE,
  324. .type = PORT_SCIF,
  325. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  326. };
  327. static struct resource scif5_resources[] = {
  328. DEFINE_RES_MEM(0xe8009800, 0x100),
  329. DEFINE_RES_IRQ(279),
  330. DEFINE_RES_IRQ(280),
  331. DEFINE_RES_IRQ(281),
  332. DEFINE_RES_IRQ(278),
  333. };
  334. static struct platform_device scif5_device = {
  335. .name = "sh-sci",
  336. .id = 5,
  337. .resource = scif5_resources,
  338. .num_resources = ARRAY_SIZE(scif5_resources),
  339. .dev = {
  340. .platform_data = &scif5_platform_data,
  341. },
  342. };
  343. static struct plat_sci_port scif6_platform_data = {
  344. .scscr = SCSCR_REIE,
  345. .type = PORT_SCIF,
  346. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  347. };
  348. static struct resource scif6_resources[] = {
  349. DEFINE_RES_MEM(0xe800a000, 0x100),
  350. DEFINE_RES_IRQ(283),
  351. DEFINE_RES_IRQ(284),
  352. DEFINE_RES_IRQ(285),
  353. DEFINE_RES_IRQ(282),
  354. };
  355. static struct platform_device scif6_device = {
  356. .name = "sh-sci",
  357. .id = 6,
  358. .resource = scif6_resources,
  359. .num_resources = ARRAY_SIZE(scif6_resources),
  360. .dev = {
  361. .platform_data = &scif6_platform_data,
  362. },
  363. };
  364. static struct plat_sci_port scif7_platform_data = {
  365. .scscr = SCSCR_REIE,
  366. .type = PORT_SCIF,
  367. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  368. };
  369. static struct resource scif7_resources[] = {
  370. DEFINE_RES_MEM(0xe800a800, 0x100),
  371. DEFINE_RES_IRQ(287),
  372. DEFINE_RES_IRQ(288),
  373. DEFINE_RES_IRQ(289),
  374. DEFINE_RES_IRQ(286),
  375. };
  376. static struct platform_device scif7_device = {
  377. .name = "sh-sci",
  378. .id = 7,
  379. .resource = scif7_resources,
  380. .num_resources = ARRAY_SIZE(scif7_resources),
  381. .dev = {
  382. .platform_data = &scif7_platform_data,
  383. },
  384. };
  385. static struct sh_timer_config cmt_platform_data = {
  386. .channels_mask = 3,
  387. };
  388. static struct resource cmt_resources[] = {
  389. DEFINE_RES_MEM(0xfffec000, 0x10),
  390. DEFINE_RES_IRQ(188),
  391. DEFINE_RES_IRQ(189),
  392. };
  393. static struct platform_device cmt_device = {
  394. .name = "sh-cmt-16",
  395. .id = 0,
  396. .dev = {
  397. .platform_data = &cmt_platform_data,
  398. },
  399. .resource = cmt_resources,
  400. .num_resources = ARRAY_SIZE(cmt_resources),
  401. };
  402. static struct resource mtu2_resources[] = {
  403. DEFINE_RES_MEM(0xfffe4000, 0x400),
  404. DEFINE_RES_IRQ_NAMED(192, "tgi0a"),
  405. DEFINE_RES_IRQ_NAMED(203, "tgi1a"),
  406. };
  407. static struct platform_device mtu2_device = {
  408. .name = "sh-mtu2",
  409. .id = -1,
  410. .resource = mtu2_resources,
  411. .num_resources = ARRAY_SIZE(mtu2_resources),
  412. };
  413. static struct resource rtc_resources[] = {
  414. [0] = {
  415. .start = 0xfffe6000,
  416. .end = 0xfffe6000 + 0x30 - 1,
  417. .flags = IORESOURCE_IO,
  418. },
  419. [1] = {
  420. /* Shared Period/Carry/Alarm IRQ */
  421. .start = 338,
  422. .flags = IORESOURCE_IRQ,
  423. },
  424. };
  425. static struct platform_device rtc_device = {
  426. .name = "sh-rtc",
  427. .id = -1,
  428. .num_resources = ARRAY_SIZE(rtc_resources),
  429. .resource = rtc_resources,
  430. };
  431. /* USB Host */
  432. static struct r8a66597_platdata r8a66597_data = {
  433. .on_chip = 1,
  434. .endian = 1,
  435. };
  436. static struct resource r8a66597_usb_host_resources[] = {
  437. [0] = {
  438. .start = 0xe8010000,
  439. .end = 0xe80100e4,
  440. .flags = IORESOURCE_MEM,
  441. },
  442. [1] = {
  443. .start = 170,
  444. .end = 170,
  445. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  446. },
  447. };
  448. static struct platform_device r8a66597_usb_host_device = {
  449. .name = "r8a66597_hcd",
  450. .id = 0,
  451. .dev = {
  452. .dma_mask = NULL, /* not use dma */
  453. .coherent_dma_mask = 0xffffffff,
  454. .platform_data = &r8a66597_data,
  455. },
  456. .num_resources = ARRAY_SIZE(r8a66597_usb_host_resources),
  457. .resource = r8a66597_usb_host_resources,
  458. };
  459. static struct platform_device *sh7269_devices[] __initdata = {
  460. &scif0_device,
  461. &scif1_device,
  462. &scif2_device,
  463. &scif3_device,
  464. &scif4_device,
  465. &scif5_device,
  466. &scif6_device,
  467. &scif7_device,
  468. &cmt_device,
  469. &mtu2_device,
  470. &rtc_device,
  471. &r8a66597_usb_host_device,
  472. };
  473. static int __init sh7269_devices_setup(void)
  474. {
  475. return platform_add_devices(sh7269_devices,
  476. ARRAY_SIZE(sh7269_devices));
  477. }
  478. arch_initcall(sh7269_devices_setup);
  479. void __init plat_irq_setup(void)
  480. {
  481. register_intc_controller(&intc_desc);
  482. }
  483. static struct platform_device *sh7269_early_devices[] __initdata = {
  484. &scif0_device,
  485. &scif1_device,
  486. &scif2_device,
  487. &scif3_device,
  488. &scif4_device,
  489. &scif5_device,
  490. &scif6_device,
  491. &scif7_device,
  492. &cmt_device,
  493. &mtu2_device,
  494. };
  495. void __init plat_early_device_setup(void)
  496. {
  497. sh_early_platform_add_devices(sh7269_early_devices,
  498. ARRAY_SIZE(sh7269_early_devices));
  499. }