setup-sh7206.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7206 Setup
  4. *
  5. * Copyright (C) 2006 Yoshinori Sato
  6. * Copyright (C) 2009 Paul Mundt
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/init.h>
  10. #include <linux/serial.h>
  11. #include <linux/serial_sci.h>
  12. #include <linux/sh_timer.h>
  13. #include <linux/io.h>
  14. #include <asm/platform_early.h>
  15. enum {
  16. UNUSED = 0,
  17. /* interrupt sources */
  18. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  19. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  20. ADC_ADI0, ADC_ADI1,
  21. DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,
  22. MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,
  23. MTU3_ABCD, MTU4_ABCD, MTU5, POE2_12, MTU3S_ABCD, MTU4S_ABCD, MTU5S,
  24. IIC3,
  25. CMT0, CMT1, BSC, WDT,
  26. MTU2_TCI3V, MTU2_TCI4V, MTU2S_TCI3V, MTU2S_TCI4V,
  27. POE2_OEI3,
  28. SCIF0, SCIF1, SCIF2, SCIF3,
  29. /* interrupt groups */
  30. PINT,
  31. };
  32. static struct intc_vect vectors[] __initdata = {
  33. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  34. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  35. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  36. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  37. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  38. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  39. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  40. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  41. INTC_IRQ(ADC_ADI0, 92), INTC_IRQ(ADC_ADI1, 96),
  42. INTC_IRQ(DMAC0, 108), INTC_IRQ(DMAC0, 109),
  43. INTC_IRQ(DMAC1, 112), INTC_IRQ(DMAC1, 113),
  44. INTC_IRQ(DMAC2, 116), INTC_IRQ(DMAC2, 117),
  45. INTC_IRQ(DMAC3, 120), INTC_IRQ(DMAC3, 121),
  46. INTC_IRQ(DMAC4, 124), INTC_IRQ(DMAC4, 125),
  47. INTC_IRQ(DMAC5, 128), INTC_IRQ(DMAC5, 129),
  48. INTC_IRQ(DMAC6, 132), INTC_IRQ(DMAC6, 133),
  49. INTC_IRQ(DMAC7, 136), INTC_IRQ(DMAC7, 137),
  50. INTC_IRQ(CMT0, 140), INTC_IRQ(CMT1, 144),
  51. INTC_IRQ(BSC, 148), INTC_IRQ(WDT, 152),
  52. INTC_IRQ(MTU0_ABCD, 156), INTC_IRQ(MTU0_ABCD, 157),
  53. INTC_IRQ(MTU0_ABCD, 158), INTC_IRQ(MTU0_ABCD, 159),
  54. INTC_IRQ(MTU0_VEF, 160), INTC_IRQ(MTU0_VEF, 161),
  55. INTC_IRQ(MTU0_VEF, 162),
  56. INTC_IRQ(MTU1_AB, 164), INTC_IRQ(MTU1_AB, 165),
  57. INTC_IRQ(MTU1_VU, 168), INTC_IRQ(MTU1_VU, 169),
  58. INTC_IRQ(MTU2_AB, 172), INTC_IRQ(MTU2_AB, 173),
  59. INTC_IRQ(MTU2_VU, 176), INTC_IRQ(MTU2_VU, 177),
  60. INTC_IRQ(MTU3_ABCD, 180), INTC_IRQ(MTU3_ABCD, 181),
  61. INTC_IRQ(MTU3_ABCD, 182), INTC_IRQ(MTU3_ABCD, 183),
  62. INTC_IRQ(MTU2_TCI3V, 184),
  63. INTC_IRQ(MTU4_ABCD, 188), INTC_IRQ(MTU4_ABCD, 189),
  64. INTC_IRQ(MTU4_ABCD, 190), INTC_IRQ(MTU4_ABCD, 191),
  65. INTC_IRQ(MTU2_TCI4V, 192),
  66. INTC_IRQ(MTU5, 196), INTC_IRQ(MTU5, 197),
  67. INTC_IRQ(MTU5, 198),
  68. INTC_IRQ(POE2_12, 200), INTC_IRQ(POE2_12, 201),
  69. INTC_IRQ(MTU3S_ABCD, 204), INTC_IRQ(MTU3S_ABCD, 205),
  70. INTC_IRQ(MTU3S_ABCD, 206), INTC_IRQ(MTU3S_ABCD, 207),
  71. INTC_IRQ(MTU2S_TCI3V, 208),
  72. INTC_IRQ(MTU4S_ABCD, 212), INTC_IRQ(MTU4S_ABCD, 213),
  73. INTC_IRQ(MTU4S_ABCD, 214), INTC_IRQ(MTU4S_ABCD, 215),
  74. INTC_IRQ(MTU2S_TCI4V, 216),
  75. INTC_IRQ(MTU5S, 220), INTC_IRQ(MTU5S, 221),
  76. INTC_IRQ(MTU5S, 222),
  77. INTC_IRQ(POE2_OEI3, 224),
  78. INTC_IRQ(IIC3, 228), INTC_IRQ(IIC3, 229),
  79. INTC_IRQ(IIC3, 230), INTC_IRQ(IIC3, 231),
  80. INTC_IRQ(IIC3, 232),
  81. INTC_IRQ(SCIF0, 240), INTC_IRQ(SCIF0, 241),
  82. INTC_IRQ(SCIF0, 242), INTC_IRQ(SCIF0, 243),
  83. INTC_IRQ(SCIF1, 244), INTC_IRQ(SCIF1, 245),
  84. INTC_IRQ(SCIF1, 246), INTC_IRQ(SCIF1, 247),
  85. INTC_IRQ(SCIF2, 248), INTC_IRQ(SCIF2, 249),
  86. INTC_IRQ(SCIF2, 250), INTC_IRQ(SCIF2, 251),
  87. INTC_IRQ(SCIF3, 252), INTC_IRQ(SCIF3, 253),
  88. INTC_IRQ(SCIF3, 254), INTC_IRQ(SCIF3, 255),
  89. };
  90. static struct intc_group groups[] __initdata = {
  91. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  92. PINT4, PINT5, PINT6, PINT7),
  93. };
  94. static struct intc_prio_reg prio_registers[] __initdata = {
  95. { 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  96. { 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  97. { 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, ADC_ADI0, ADC_ADI1 } },
  98. { 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
  99. { 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },
  100. { 0xfffe0c04, 0, 16, 4, /* IPR08 */ { CMT0, CMT1, BSC, WDT } },
  101. { 0xfffe0c06, 0, 16, 4, /* IPR09 */ { MTU0_ABCD, MTU0_VEF,
  102. MTU1_AB, MTU1_VU } },
  103. { 0xfffe0c08, 0, 16, 4, /* IPR10 */ { MTU2_AB, MTU2_VU,
  104. MTU3_ABCD, MTU2_TCI3V } },
  105. { 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { MTU4_ABCD, MTU2_TCI4V,
  106. MTU5, POE2_12 } },
  107. { 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { MTU3S_ABCD, MTU2S_TCI3V,
  108. MTU4S_ABCD, MTU2S_TCI4V } },
  109. { 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { MTU5S, POE2_OEI3, IIC3, 0 } },
  110. { 0xfffe0c10, 0, 16, 4, /* IPR14 */ { SCIF0, SCIF1, SCIF2, SCIF3 } },
  111. };
  112. static struct intc_mask_reg mask_registers[] __initdata = {
  113. { 0xfffe0808, 0, 16, /* PINTER */
  114. { 0, 0, 0, 0, 0, 0, 0, 0,
  115. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  116. };
  117. static DECLARE_INTC_DESC(intc_desc, "sh7206", vectors, groups,
  118. mask_registers, prio_registers, NULL);
  119. static struct plat_sci_port scif0_platform_data = {
  120. .scscr = SCSCR_REIE,
  121. .type = PORT_SCIF,
  122. };
  123. static struct resource scif0_resources[] = {
  124. DEFINE_RES_MEM(0xfffe8000, 0x100),
  125. DEFINE_RES_IRQ(240),
  126. };
  127. static struct platform_device scif0_device = {
  128. .name = "sh-sci",
  129. .id = 0,
  130. .resource = scif0_resources,
  131. .num_resources = ARRAY_SIZE(scif0_resources),
  132. .dev = {
  133. .platform_data = &scif0_platform_data,
  134. },
  135. };
  136. static struct plat_sci_port scif1_platform_data = {
  137. .scscr = SCSCR_REIE,
  138. .type = PORT_SCIF,
  139. };
  140. static struct resource scif1_resources[] = {
  141. DEFINE_RES_MEM(0xfffe8800, 0x100),
  142. DEFINE_RES_IRQ(244),
  143. };
  144. static struct platform_device scif1_device = {
  145. .name = "sh-sci",
  146. .id = 1,
  147. .resource = scif1_resources,
  148. .num_resources = ARRAY_SIZE(scif1_resources),
  149. .dev = {
  150. .platform_data = &scif1_platform_data,
  151. },
  152. };
  153. static struct plat_sci_port scif2_platform_data = {
  154. .scscr = SCSCR_REIE,
  155. .type = PORT_SCIF,
  156. };
  157. static struct resource scif2_resources[] = {
  158. DEFINE_RES_MEM(0xfffe9000, 0x100),
  159. DEFINE_RES_IRQ(248),
  160. };
  161. static struct platform_device scif2_device = {
  162. .name = "sh-sci",
  163. .id = 2,
  164. .resource = scif2_resources,
  165. .num_resources = ARRAY_SIZE(scif2_resources),
  166. .dev = {
  167. .platform_data = &scif2_platform_data,
  168. },
  169. };
  170. static struct plat_sci_port scif3_platform_data = {
  171. .scscr = SCSCR_REIE,
  172. .type = PORT_SCIF,
  173. };
  174. static struct resource scif3_resources[] = {
  175. DEFINE_RES_MEM(0xfffe9800, 0x100),
  176. DEFINE_RES_IRQ(252),
  177. };
  178. static struct platform_device scif3_device = {
  179. .name = "sh-sci",
  180. .id = 3,
  181. .resource = scif3_resources,
  182. .num_resources = ARRAY_SIZE(scif3_resources),
  183. .dev = {
  184. .platform_data = &scif3_platform_data,
  185. },
  186. };
  187. static struct sh_timer_config cmt_platform_data = {
  188. .channels_mask = 3,
  189. };
  190. static struct resource cmt_resources[] = {
  191. DEFINE_RES_MEM(0xfffec000, 0x10),
  192. DEFINE_RES_IRQ(140),
  193. DEFINE_RES_IRQ(144),
  194. };
  195. static struct platform_device cmt_device = {
  196. .name = "sh-cmt-16",
  197. .id = 0,
  198. .dev = {
  199. .platform_data = &cmt_platform_data,
  200. },
  201. .resource = cmt_resources,
  202. .num_resources = ARRAY_SIZE(cmt_resources),
  203. };
  204. static struct resource mtu2_resources[] = {
  205. DEFINE_RES_MEM(0xfffe4000, 0x400),
  206. DEFINE_RES_IRQ_NAMED(156, "tgi0a"),
  207. DEFINE_RES_IRQ_NAMED(164, "tgi1a"),
  208. DEFINE_RES_IRQ_NAMED(180, "tgi2a"),
  209. };
  210. static struct platform_device mtu2_device = {
  211. .name = "sh-mtu2s",
  212. .id = -1,
  213. .resource = mtu2_resources,
  214. .num_resources = ARRAY_SIZE(mtu2_resources),
  215. };
  216. static struct platform_device *sh7206_devices[] __initdata = {
  217. &scif0_device,
  218. &scif1_device,
  219. &scif2_device,
  220. &scif3_device,
  221. &cmt_device,
  222. &mtu2_device,
  223. };
  224. static int __init sh7206_devices_setup(void)
  225. {
  226. return platform_add_devices(sh7206_devices,
  227. ARRAY_SIZE(sh7206_devices));
  228. }
  229. arch_initcall(sh7206_devices_setup);
  230. void __init plat_irq_setup(void)
  231. {
  232. register_intc_controller(&intc_desc);
  233. }
  234. static struct platform_device *sh7206_early_devices[] __initdata = {
  235. &scif0_device,
  236. &scif1_device,
  237. &scif2_device,
  238. &scif3_device,
  239. &cmt_device,
  240. &mtu2_device,
  241. };
  242. #define STBCR3 0xfffe0408
  243. #define STBCR4 0xfffe040c
  244. void __init plat_early_device_setup(void)
  245. {
  246. /* enable CMT clock */
  247. __raw_writeb(__raw_readb(STBCR4) & ~0x04, STBCR4);
  248. /* enable MTU2 clock */
  249. __raw_writeb(__raw_readb(STBCR3) & ~0x20, STBCR3);
  250. sh_early_platform_add_devices(sh7206_early_devices,
  251. ARRAY_SIZE(sh7206_early_devices));
  252. }