setup-sh7203.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7203 and SH7263 Setup
  4. *
  5. * Copyright (C) 2007 - 2009 Paul Mundt
  6. */
  7. #include <linux/platform_device.h>
  8. #include <linux/init.h>
  9. #include <linux/serial.h>
  10. #include <linux/serial_sci.h>
  11. #include <linux/sh_timer.h>
  12. #include <linux/io.h>
  13. #include <asm/platform_early.h>
  14. enum {
  15. UNUSED = 0,
  16. /* interrupt sources */
  17. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  18. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  19. DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,
  20. USB, LCDC, CMT0, CMT1, BSC, WDT,
  21. MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,
  22. MTU3_ABCD, MTU4_ABCD, MTU2_TCI3V, MTU2_TCI4V,
  23. ADC_ADI,
  24. IIC30, IIC31, IIC32, IIC33,
  25. SCIF0, SCIF1, SCIF2, SCIF3,
  26. SSU0, SSU1,
  27. SSI0_SSII, SSI1_SSII, SSI2_SSII, SSI3_SSII,
  28. /* ROM-DEC, SDHI, SRC, and IEB are SH7263 specific */
  29. ROMDEC, FLCTL, SDHI, RTC, RCAN0, RCAN1,
  30. SRC, IEBI,
  31. /* interrupt groups */
  32. PINT,
  33. };
  34. static struct intc_vect vectors[] __initdata = {
  35. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  36. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  37. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  38. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  39. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  40. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  41. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  42. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  43. INTC_IRQ(DMAC0, 108), INTC_IRQ(DMAC0, 109),
  44. INTC_IRQ(DMAC1, 112), INTC_IRQ(DMAC1, 113),
  45. INTC_IRQ(DMAC2, 116), INTC_IRQ(DMAC2, 117),
  46. INTC_IRQ(DMAC3, 120), INTC_IRQ(DMAC3, 121),
  47. INTC_IRQ(DMAC4, 124), INTC_IRQ(DMAC4, 125),
  48. INTC_IRQ(DMAC5, 128), INTC_IRQ(DMAC5, 129),
  49. INTC_IRQ(DMAC6, 132), INTC_IRQ(DMAC6, 133),
  50. INTC_IRQ(DMAC7, 136), INTC_IRQ(DMAC7, 137),
  51. INTC_IRQ(USB, 140), INTC_IRQ(LCDC, 141),
  52. INTC_IRQ(CMT0, 142), INTC_IRQ(CMT1, 143),
  53. INTC_IRQ(BSC, 144), INTC_IRQ(WDT, 145),
  54. INTC_IRQ(MTU0_ABCD, 146), INTC_IRQ(MTU0_ABCD, 147),
  55. INTC_IRQ(MTU0_ABCD, 148), INTC_IRQ(MTU0_ABCD, 149),
  56. INTC_IRQ(MTU0_VEF, 150),
  57. INTC_IRQ(MTU0_VEF, 151), INTC_IRQ(MTU0_VEF, 152),
  58. INTC_IRQ(MTU1_AB, 153), INTC_IRQ(MTU1_AB, 154),
  59. INTC_IRQ(MTU1_VU, 155), INTC_IRQ(MTU1_VU, 156),
  60. INTC_IRQ(MTU2_AB, 157), INTC_IRQ(MTU2_AB, 158),
  61. INTC_IRQ(MTU2_VU, 159), INTC_IRQ(MTU2_VU, 160),
  62. INTC_IRQ(MTU3_ABCD, 161), INTC_IRQ(MTU3_ABCD, 162),
  63. INTC_IRQ(MTU3_ABCD, 163), INTC_IRQ(MTU3_ABCD, 164),
  64. INTC_IRQ(MTU2_TCI3V, 165),
  65. INTC_IRQ(MTU4_ABCD, 166), INTC_IRQ(MTU4_ABCD, 167),
  66. INTC_IRQ(MTU4_ABCD, 168), INTC_IRQ(MTU4_ABCD, 169),
  67. INTC_IRQ(MTU2_TCI4V, 170),
  68. INTC_IRQ(ADC_ADI, 171),
  69. INTC_IRQ(IIC30, 172), INTC_IRQ(IIC30, 173),
  70. INTC_IRQ(IIC30, 174), INTC_IRQ(IIC30, 175),
  71. INTC_IRQ(IIC30, 176),
  72. INTC_IRQ(IIC31, 177), INTC_IRQ(IIC31, 178),
  73. INTC_IRQ(IIC31, 179), INTC_IRQ(IIC31, 180),
  74. INTC_IRQ(IIC31, 181),
  75. INTC_IRQ(IIC32, 182), INTC_IRQ(IIC32, 183),
  76. INTC_IRQ(IIC32, 184), INTC_IRQ(IIC32, 185),
  77. INTC_IRQ(IIC32, 186),
  78. INTC_IRQ(IIC33, 187), INTC_IRQ(IIC33, 188),
  79. INTC_IRQ(IIC33, 189), INTC_IRQ(IIC33, 190),
  80. INTC_IRQ(IIC33, 191),
  81. INTC_IRQ(SCIF0, 192), INTC_IRQ(SCIF0, 193),
  82. INTC_IRQ(SCIF0, 194), INTC_IRQ(SCIF0, 195),
  83. INTC_IRQ(SCIF1, 196), INTC_IRQ(SCIF1, 197),
  84. INTC_IRQ(SCIF1, 198), INTC_IRQ(SCIF1, 199),
  85. INTC_IRQ(SCIF2, 200), INTC_IRQ(SCIF2, 201),
  86. INTC_IRQ(SCIF2, 202), INTC_IRQ(SCIF2, 203),
  87. INTC_IRQ(SCIF3, 204), INTC_IRQ(SCIF3, 205),
  88. INTC_IRQ(SCIF3, 206), INTC_IRQ(SCIF3, 207),
  89. INTC_IRQ(SSU0, 208), INTC_IRQ(SSU0, 209),
  90. INTC_IRQ(SSU0, 210),
  91. INTC_IRQ(SSU1, 211), INTC_IRQ(SSU1, 212),
  92. INTC_IRQ(SSU1, 213),
  93. INTC_IRQ(SSI0_SSII, 214), INTC_IRQ(SSI1_SSII, 215),
  94. INTC_IRQ(SSI2_SSII, 216), INTC_IRQ(SSI3_SSII, 217),
  95. INTC_IRQ(FLCTL, 224), INTC_IRQ(FLCTL, 225),
  96. INTC_IRQ(FLCTL, 226), INTC_IRQ(FLCTL, 227),
  97. INTC_IRQ(RTC, 231), INTC_IRQ(RTC, 232),
  98. INTC_IRQ(RTC, 233),
  99. INTC_IRQ(RCAN0, 234), INTC_IRQ(RCAN0, 235),
  100. INTC_IRQ(RCAN0, 236), INTC_IRQ(RCAN0, 237),
  101. INTC_IRQ(RCAN0, 238),
  102. INTC_IRQ(RCAN1, 239), INTC_IRQ(RCAN1, 240),
  103. INTC_IRQ(RCAN1, 241), INTC_IRQ(RCAN1, 242),
  104. INTC_IRQ(RCAN1, 243),
  105. /* SH7263-specific trash */
  106. #ifdef CONFIG_CPU_SUBTYPE_SH7263
  107. INTC_IRQ(ROMDEC, 218), INTC_IRQ(ROMDEC, 219),
  108. INTC_IRQ(ROMDEC, 220), INTC_IRQ(ROMDEC, 221),
  109. INTC_IRQ(ROMDEC, 222), INTC_IRQ(ROMDEC, 223),
  110. INTC_IRQ(SDHI, 228), INTC_IRQ(SDHI, 229),
  111. INTC_IRQ(SDHI, 230),
  112. INTC_IRQ(SRC, 244), INTC_IRQ(SRC, 245),
  113. INTC_IRQ(SRC, 246),
  114. INTC_IRQ(IEBI, 247),
  115. #endif
  116. };
  117. static struct intc_group groups[] __initdata = {
  118. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  119. PINT4, PINT5, PINT6, PINT7),
  120. };
  121. static struct intc_prio_reg prio_registers[] __initdata = {
  122. { 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  123. { 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  124. { 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
  125. { 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
  126. { 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },
  127. { 0xfffe0c04, 0, 16, 4, /* IPR08 */ { USB, LCDC, CMT0, CMT1 } },
  128. { 0xfffe0c06, 0, 16, 4, /* IPR09 */ { BSC, WDT, MTU0_ABCD, MTU0_VEF } },
  129. { 0xfffe0c08, 0, 16, 4, /* IPR10 */ { MTU1_AB, MTU1_VU, MTU2_AB,
  130. MTU2_VU } },
  131. { 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { MTU3_ABCD, MTU2_TCI3V, MTU4_ABCD,
  132. MTU2_TCI4V } },
  133. { 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { ADC_ADI, IIC30, IIC31, IIC32 } },
  134. { 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { IIC33, SCIF0, SCIF1, SCIF2 } },
  135. { 0xfffe0c10, 0, 16, 4, /* IPR14 */ { SCIF3, SSU0, SSU1, SSI0_SSII } },
  136. #ifdef CONFIG_CPU_SUBTYPE_SH7203
  137. { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { SSI1_SSII, SSI2_SSII,
  138. SSI3_SSII, 0 } },
  139. { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { FLCTL, 0, RTC, RCAN0 } },
  140. { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { RCAN1, 0, 0, 0 } },
  141. #else
  142. { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { SSI1_SSII, SSI2_SSII,
  143. SSI3_SSII, ROMDEC } },
  144. { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { FLCTL, SDHI, RTC, RCAN0 } },
  145. { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { RCAN1, SRC, IEBI, 0 } },
  146. #endif
  147. };
  148. static struct intc_mask_reg mask_registers[] __initdata = {
  149. { 0xfffe0808, 0, 16, /* PINTER */
  150. { 0, 0, 0, 0, 0, 0, 0, 0,
  151. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  152. };
  153. static DECLARE_INTC_DESC(intc_desc, "sh7203", vectors, groups,
  154. mask_registers, prio_registers, NULL);
  155. static struct plat_sci_port scif0_platform_data = {
  156. .scscr = SCSCR_REIE,
  157. .type = PORT_SCIF,
  158. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  159. };
  160. static struct resource scif0_resources[] = {
  161. DEFINE_RES_MEM(0xfffe8000, 0x100),
  162. DEFINE_RES_IRQ(192),
  163. };
  164. static struct platform_device scif0_device = {
  165. .name = "sh-sci",
  166. .id = 0,
  167. .resource = scif0_resources,
  168. .num_resources = ARRAY_SIZE(scif0_resources),
  169. .dev = {
  170. .platform_data = &scif0_platform_data,
  171. },
  172. };
  173. static struct plat_sci_port scif1_platform_data = {
  174. .scscr = SCSCR_REIE,
  175. .type = PORT_SCIF,
  176. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  177. };
  178. static struct resource scif1_resources[] = {
  179. DEFINE_RES_MEM(0xfffe8800, 0x100),
  180. DEFINE_RES_IRQ(196),
  181. };
  182. static struct platform_device scif1_device = {
  183. .name = "sh-sci",
  184. .id = 1,
  185. .resource = scif1_resources,
  186. .num_resources = ARRAY_SIZE(scif1_resources),
  187. .dev = {
  188. .platform_data = &scif1_platform_data,
  189. },
  190. };
  191. static struct plat_sci_port scif2_platform_data = {
  192. .scscr = SCSCR_REIE,
  193. .type = PORT_SCIF,
  194. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  195. };
  196. static struct resource scif2_resources[] = {
  197. DEFINE_RES_MEM(0xfffe9000, 0x100),
  198. DEFINE_RES_IRQ(200),
  199. };
  200. static struct platform_device scif2_device = {
  201. .name = "sh-sci",
  202. .id = 2,
  203. .resource = scif2_resources,
  204. .num_resources = ARRAY_SIZE(scif2_resources),
  205. .dev = {
  206. .platform_data = &scif2_platform_data,
  207. },
  208. };
  209. static struct plat_sci_port scif3_platform_data = {
  210. .scscr = SCSCR_REIE,
  211. .type = PORT_SCIF,
  212. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  213. };
  214. static struct resource scif3_resources[] = {
  215. DEFINE_RES_MEM(0xfffe9800, 0x100),
  216. DEFINE_RES_IRQ(204),
  217. };
  218. static struct platform_device scif3_device = {
  219. .name = "sh-sci",
  220. .id = 3,
  221. .resource = scif3_resources,
  222. .num_resources = ARRAY_SIZE(scif3_resources),
  223. .dev = {
  224. .platform_data = &scif3_platform_data,
  225. },
  226. };
  227. static struct sh_timer_config cmt_platform_data = {
  228. .channels_mask = 3,
  229. };
  230. static struct resource cmt_resources[] = {
  231. DEFINE_RES_MEM(0xfffec000, 0x10),
  232. DEFINE_RES_IRQ(142),
  233. DEFINE_RES_IRQ(143),
  234. };
  235. static struct platform_device cmt_device = {
  236. .name = "sh-cmt-16",
  237. .id = 0,
  238. .dev = {
  239. .platform_data = &cmt_platform_data,
  240. },
  241. .resource = cmt_resources,
  242. .num_resources = ARRAY_SIZE(cmt_resources),
  243. };
  244. static struct resource mtu2_resources[] = {
  245. DEFINE_RES_MEM(0xfffe4000, 0x400),
  246. DEFINE_RES_IRQ_NAMED(146, "tgi0a"),
  247. DEFINE_RES_IRQ_NAMED(153, "tgi1a"),
  248. };
  249. static struct platform_device mtu2_device = {
  250. .name = "sh-mtu2",
  251. .id = -1,
  252. .resource = mtu2_resources,
  253. .num_resources = ARRAY_SIZE(mtu2_resources),
  254. };
  255. static struct resource rtc_resources[] = {
  256. [0] = {
  257. .start = 0xffff2000,
  258. .end = 0xffff2000 + 0x58 - 1,
  259. .flags = IORESOURCE_IO,
  260. },
  261. [1] = {
  262. /* Shared Period/Carry/Alarm IRQ */
  263. .start = 231,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. };
  267. static struct platform_device rtc_device = {
  268. .name = "sh-rtc",
  269. .id = -1,
  270. .num_resources = ARRAY_SIZE(rtc_resources),
  271. .resource = rtc_resources,
  272. };
  273. static struct platform_device *sh7203_devices[] __initdata = {
  274. &scif0_device,
  275. &scif1_device,
  276. &scif2_device,
  277. &scif3_device,
  278. &cmt_device,
  279. &mtu2_device,
  280. &rtc_device,
  281. };
  282. static int __init sh7203_devices_setup(void)
  283. {
  284. return platform_add_devices(sh7203_devices,
  285. ARRAY_SIZE(sh7203_devices));
  286. }
  287. arch_initcall(sh7203_devices_setup);
  288. void __init plat_irq_setup(void)
  289. {
  290. register_intc_controller(&intc_desc);
  291. }
  292. static struct platform_device *sh7203_early_devices[] __initdata = {
  293. &scif0_device,
  294. &scif1_device,
  295. &scif2_device,
  296. &scif3_device,
  297. &cmt_device,
  298. &mtu2_device,
  299. };
  300. #define STBCR3 0xfffe0408
  301. #define STBCR4 0xfffe040c
  302. void __init plat_early_device_setup(void)
  303. {
  304. /* enable CMT clock */
  305. __raw_writeb(__raw_readb(STBCR4) & ~0x04, STBCR4);
  306. /* enable MTU2 clock */
  307. __raw_writeb(__raw_readb(STBCR3) & ~0x20, STBCR3);
  308. sh_early_platform_add_devices(sh7203_early_devices,
  309. ARRAY_SIZE(sh7203_early_devices));
  310. }