setup-sh7201.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7201 setup
  4. *
  5. * Copyright (C) 2008 Peter Griffin [email protected]
  6. * Copyright (C) 2009 Paul Mundt
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/init.h>
  10. #include <linux/serial.h>
  11. #include <linux/serial_sci.h>
  12. #include <linux/sh_timer.h>
  13. #include <linux/io.h>
  14. #include <asm/platform_early.h>
  15. enum {
  16. UNUSED = 0,
  17. /* interrupt sources */
  18. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  19. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  20. ADC_ADI,
  21. MTU20_ABCD, MTU20_VEF, MTU21_AB, MTU21_VU, MTU22_AB, MTU22_VU,
  22. MTU23_ABCD, MTU24_ABCD, MTU25_UVW, MTU2_TCI3V, MTU2_TCI4V,
  23. RTC, WDT,
  24. IIC30, IIC31, IIC32,
  25. DMAC0_DMINT0, DMAC1_DMINT1,
  26. DMAC2_DMINT2, DMAC3_DMINT3,
  27. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,
  28. DMAC0_DMINTA, DMAC4_DMINT4, DMAC5_DMINT5, DMAC6_DMINT6,
  29. DMAC7_DMINT7,
  30. RCAN0, RCAN1,
  31. SSI0_SSII, SSI1_SSII,
  32. TMR0, TMR1,
  33. /* interrupt groups */
  34. PINT,
  35. };
  36. static struct intc_vect vectors[] __initdata = {
  37. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  38. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  39. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  40. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  41. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  42. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  43. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  44. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  45. INTC_IRQ(ADC_ADI, 92),
  46. INTC_IRQ(MTU20_ABCD, 108), INTC_IRQ(MTU20_ABCD, 109),
  47. INTC_IRQ(MTU20_ABCD, 110), INTC_IRQ(MTU20_ABCD, 111),
  48. INTC_IRQ(MTU20_VEF, 112), INTC_IRQ(MTU20_VEF, 113),
  49. INTC_IRQ(MTU20_VEF, 114),
  50. INTC_IRQ(MTU21_AB, 116), INTC_IRQ(MTU21_AB, 117),
  51. INTC_IRQ(MTU21_VU, 120), INTC_IRQ(MTU21_VU, 121),
  52. INTC_IRQ(MTU22_AB, 124), INTC_IRQ(MTU22_AB, 125),
  53. INTC_IRQ(MTU22_VU, 128), INTC_IRQ(MTU22_VU, 129),
  54. INTC_IRQ(MTU23_ABCD, 132), INTC_IRQ(MTU23_ABCD, 133),
  55. INTC_IRQ(MTU23_ABCD, 134), INTC_IRQ(MTU23_ABCD, 135),
  56. INTC_IRQ(MTU2_TCI3V, 136),
  57. INTC_IRQ(MTU24_ABCD, 140), INTC_IRQ(MTU24_ABCD, 141),
  58. INTC_IRQ(MTU24_ABCD, 142), INTC_IRQ(MTU24_ABCD, 143),
  59. INTC_IRQ(MTU2_TCI4V, 144),
  60. INTC_IRQ(MTU25_UVW, 148), INTC_IRQ(MTU25_UVW, 149),
  61. INTC_IRQ(MTU25_UVW, 150),
  62. INTC_IRQ(RTC, 152), INTC_IRQ(RTC, 153),
  63. INTC_IRQ(RTC, 154),
  64. INTC_IRQ(WDT, 156),
  65. INTC_IRQ(IIC30, 157), INTC_IRQ(IIC30, 158),
  66. INTC_IRQ(IIC30, 159), INTC_IRQ(IIC30, 160),
  67. INTC_IRQ(IIC30, 161),
  68. INTC_IRQ(IIC31, 164), INTC_IRQ(IIC31, 165),
  69. INTC_IRQ(IIC31, 166), INTC_IRQ(IIC31, 167),
  70. INTC_IRQ(IIC31, 168),
  71. INTC_IRQ(IIC32, 170), INTC_IRQ(IIC32, 171),
  72. INTC_IRQ(IIC32, 172), INTC_IRQ(IIC32, 173),
  73. INTC_IRQ(IIC32, 174),
  74. INTC_IRQ(DMAC0_DMINT0, 176), INTC_IRQ(DMAC1_DMINT1, 177),
  75. INTC_IRQ(DMAC2_DMINT2, 178), INTC_IRQ(DMAC3_DMINT3, 179),
  76. INTC_IRQ(SCIF0, 180), INTC_IRQ(SCIF0, 181),
  77. INTC_IRQ(SCIF0, 182), INTC_IRQ(SCIF0, 183),
  78. INTC_IRQ(SCIF1, 184), INTC_IRQ(SCIF1, 185),
  79. INTC_IRQ(SCIF1, 186), INTC_IRQ(SCIF1, 187),
  80. INTC_IRQ(SCIF2, 188), INTC_IRQ(SCIF2, 189),
  81. INTC_IRQ(SCIF2, 190), INTC_IRQ(SCIF2, 191),
  82. INTC_IRQ(SCIF3, 192), INTC_IRQ(SCIF3, 193),
  83. INTC_IRQ(SCIF3, 194), INTC_IRQ(SCIF3, 195),
  84. INTC_IRQ(SCIF4, 196), INTC_IRQ(SCIF4, 197),
  85. INTC_IRQ(SCIF4, 198), INTC_IRQ(SCIF4, 199),
  86. INTC_IRQ(SCIF5, 200), INTC_IRQ(SCIF5, 201),
  87. INTC_IRQ(SCIF5, 202), INTC_IRQ(SCIF5, 203),
  88. INTC_IRQ(SCIF6, 204), INTC_IRQ(SCIF6, 205),
  89. INTC_IRQ(SCIF6, 206), INTC_IRQ(SCIF6, 207),
  90. INTC_IRQ(SCIF7, 208), INTC_IRQ(SCIF7, 209),
  91. INTC_IRQ(SCIF7, 210), INTC_IRQ(SCIF7, 211),
  92. INTC_IRQ(DMAC0_DMINTA, 212), INTC_IRQ(DMAC4_DMINT4, 216),
  93. INTC_IRQ(DMAC5_DMINT5, 217), INTC_IRQ(DMAC6_DMINT6, 218),
  94. INTC_IRQ(DMAC7_DMINT7, 219),
  95. INTC_IRQ(RCAN0, 228), INTC_IRQ(RCAN0, 229),
  96. INTC_IRQ(RCAN0, 230),
  97. INTC_IRQ(RCAN0, 231), INTC_IRQ(RCAN0, 232),
  98. INTC_IRQ(RCAN1, 234), INTC_IRQ(RCAN1, 235),
  99. INTC_IRQ(RCAN1, 236),
  100. INTC_IRQ(RCAN1, 237), INTC_IRQ(RCAN1, 238),
  101. INTC_IRQ(SSI0_SSII, 244), INTC_IRQ(SSI1_SSII, 245),
  102. INTC_IRQ(TMR0, 246), INTC_IRQ(TMR0, 247),
  103. INTC_IRQ(TMR0, 248),
  104. INTC_IRQ(TMR1, 252), INTC_IRQ(TMR1, 253),
  105. INTC_IRQ(TMR1, 254),
  106. };
  107. static struct intc_group groups[] __initdata = {
  108. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  109. PINT4, PINT5, PINT6, PINT7),
  110. };
  111. static struct intc_prio_reg prio_registers[] __initdata = {
  112. { 0xfffe9418, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  113. { 0xfffe941a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  114. { 0xfffe9420, 0, 16, 4, /* IPR05 */ { PINT, 0, ADC_ADI, 0 } },
  115. { 0xfffe9800, 0, 16, 4, /* IPR06 */ { 0, MTU20_ABCD, MTU20_VEF, MTU21_AB } },
  116. { 0xfffe9802, 0, 16, 4, /* IPR07 */ { MTU21_VU, MTU22_AB, MTU22_VU, MTU23_ABCD } },
  117. { 0xfffe9804, 0, 16, 4, /* IPR08 */ { MTU2_TCI3V, MTU24_ABCD, MTU2_TCI4V, MTU25_UVW } },
  118. { 0xfffe9806, 0, 16, 4, /* IPR09 */ { RTC, WDT, IIC30, 0 } },
  119. { 0xfffe9808, 0, 16, 4, /* IPR10 */ { IIC31, IIC32, DMAC0_DMINT0, DMAC1_DMINT1 } },
  120. { 0xfffe980a, 0, 16, 4, /* IPR11 */ { DMAC2_DMINT2, DMAC3_DMINT3, SCIF0, SCIF1 } },
  121. { 0xfffe980c, 0, 16, 4, /* IPR12 */ { SCIF2, SCIF3, SCIF4, SCIF5 } },
  122. { 0xfffe980e, 0, 16, 4, /* IPR13 */ { SCIF6, SCIF7, DMAC0_DMINTA, DMAC4_DMINT4 } },
  123. { 0xfffe9810, 0, 16, 4, /* IPR14 */ { DMAC5_DMINT5, DMAC6_DMINT6, DMAC7_DMINT7, 0 } },
  124. { 0xfffe9812, 0, 16, 4, /* IPR15 */ { 0, RCAN0, RCAN1, 0 } },
  125. { 0xfffe9814, 0, 16, 4, /* IPR16 */ { SSI0_SSII, SSI1_SSII, TMR0, TMR1 } },
  126. };
  127. static struct intc_mask_reg mask_registers[] __initdata = {
  128. { 0xfffe9408, 0, 16, /* PINTER */
  129. { 0, 0, 0, 0, 0, 0, 0, 0,
  130. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  131. };
  132. static DECLARE_INTC_DESC(intc_desc, "sh7201", vectors, groups,
  133. mask_registers, prio_registers, NULL);
  134. static struct plat_sci_port scif0_platform_data = {
  135. .scscr = SCSCR_REIE,
  136. .type = PORT_SCIF,
  137. };
  138. static struct resource scif0_resources[] = {
  139. DEFINE_RES_MEM(0xfffe8000, 0x100),
  140. DEFINE_RES_IRQ(180),
  141. };
  142. static struct platform_device scif0_device = {
  143. .name = "sh-sci",
  144. .id = 0,
  145. .resource = scif0_resources,
  146. .num_resources = ARRAY_SIZE(scif0_resources),
  147. .dev = {
  148. .platform_data = &scif0_platform_data,
  149. },
  150. };
  151. static struct plat_sci_port scif1_platform_data = {
  152. .scscr = SCSCR_REIE,
  153. .type = PORT_SCIF,
  154. };
  155. static struct resource scif1_resources[] = {
  156. DEFINE_RES_MEM(0xfffe8800, 0x100),
  157. DEFINE_RES_IRQ(184),
  158. };
  159. static struct platform_device scif1_device = {
  160. .name = "sh-sci",
  161. .id = 1,
  162. .resource = scif1_resources,
  163. .num_resources = ARRAY_SIZE(scif1_resources),
  164. .dev = {
  165. .platform_data = &scif1_platform_data,
  166. },
  167. };
  168. static struct plat_sci_port scif2_platform_data = {
  169. .scscr = SCSCR_REIE,
  170. .type = PORT_SCIF,
  171. };
  172. static struct resource scif2_resources[] = {
  173. DEFINE_RES_MEM(0xfffe9000, 0x100),
  174. DEFINE_RES_IRQ(188),
  175. };
  176. static struct platform_device scif2_device = {
  177. .name = "sh-sci",
  178. .id = 2,
  179. .resource = scif2_resources,
  180. .num_resources = ARRAY_SIZE(scif2_resources),
  181. .dev = {
  182. .platform_data = &scif2_platform_data,
  183. },
  184. };
  185. static struct plat_sci_port scif3_platform_data = {
  186. .scscr = SCSCR_REIE,
  187. .type = PORT_SCIF,
  188. };
  189. static struct resource scif3_resources[] = {
  190. DEFINE_RES_MEM(0xfffe9800, 0x100),
  191. DEFINE_RES_IRQ(192),
  192. };
  193. static struct platform_device scif3_device = {
  194. .name = "sh-sci",
  195. .id = 3,
  196. .resource = scif3_resources,
  197. .num_resources = ARRAY_SIZE(scif3_resources),
  198. .dev = {
  199. .platform_data = &scif3_platform_data,
  200. },
  201. };
  202. static struct plat_sci_port scif4_platform_data = {
  203. .scscr = SCSCR_REIE,
  204. .type = PORT_SCIF,
  205. };
  206. static struct resource scif4_resources[] = {
  207. DEFINE_RES_MEM(0xfffea000, 0x100),
  208. DEFINE_RES_IRQ(196),
  209. };
  210. static struct platform_device scif4_device = {
  211. .name = "sh-sci",
  212. .id = 4,
  213. .resource = scif4_resources,
  214. .num_resources = ARRAY_SIZE(scif4_resources),
  215. .dev = {
  216. .platform_data = &scif4_platform_data,
  217. },
  218. };
  219. static struct plat_sci_port scif5_platform_data = {
  220. .scscr = SCSCR_REIE,
  221. .type = PORT_SCIF,
  222. };
  223. static struct resource scif5_resources[] = {
  224. DEFINE_RES_MEM(0xfffea800, 0x100),
  225. DEFINE_RES_IRQ(200),
  226. };
  227. static struct platform_device scif5_device = {
  228. .name = "sh-sci",
  229. .id = 5,
  230. .resource = scif5_resources,
  231. .num_resources = ARRAY_SIZE(scif5_resources),
  232. .dev = {
  233. .platform_data = &scif5_platform_data,
  234. },
  235. };
  236. static struct plat_sci_port scif6_platform_data = {
  237. .scscr = SCSCR_REIE,
  238. .type = PORT_SCIF,
  239. };
  240. static struct resource scif6_resources[] = {
  241. DEFINE_RES_MEM(0xfffeb000, 0x100),
  242. DEFINE_RES_IRQ(204),
  243. };
  244. static struct platform_device scif6_device = {
  245. .name = "sh-sci",
  246. .id = 6,
  247. .resource = scif6_resources,
  248. .num_resources = ARRAY_SIZE(scif6_resources),
  249. .dev = {
  250. .platform_data = &scif6_platform_data,
  251. },
  252. };
  253. static struct plat_sci_port scif7_platform_data = {
  254. .scscr = SCSCR_REIE,
  255. .type = PORT_SCIF,
  256. };
  257. static struct resource scif7_resources[] = {
  258. DEFINE_RES_MEM(0xfffeb800, 0x100),
  259. DEFINE_RES_IRQ(208),
  260. };
  261. static struct platform_device scif7_device = {
  262. .name = "sh-sci",
  263. .id = 7,
  264. .resource = scif7_resources,
  265. .num_resources = ARRAY_SIZE(scif7_resources),
  266. .dev = {
  267. .platform_data = &scif7_platform_data,
  268. },
  269. };
  270. static struct resource rtc_resources[] = {
  271. [0] = {
  272. .start = 0xffff0800,
  273. .end = 0xffff2000 + 0x58 - 1,
  274. .flags = IORESOURCE_IO,
  275. },
  276. [1] = {
  277. /* Shared Period/Carry/Alarm IRQ */
  278. .start = 152,
  279. .flags = IORESOURCE_IRQ,
  280. },
  281. };
  282. static struct platform_device rtc_device = {
  283. .name = "sh-rtc",
  284. .id = -1,
  285. .num_resources = ARRAY_SIZE(rtc_resources),
  286. .resource = rtc_resources,
  287. };
  288. static struct resource mtu2_resources[] = {
  289. DEFINE_RES_MEM(0xfffe4000, 0x400),
  290. DEFINE_RES_IRQ_NAMED(108, "tgi0a"),
  291. DEFINE_RES_IRQ_NAMED(116, "tgi1a"),
  292. DEFINE_RES_IRQ_NAMED(124, "tgi1b"),
  293. };
  294. static struct platform_device mtu2_device = {
  295. .name = "sh-mtu2",
  296. .id = -1,
  297. .resource = mtu2_resources,
  298. .num_resources = ARRAY_SIZE(mtu2_resources),
  299. };
  300. static struct platform_device *sh7201_devices[] __initdata = {
  301. &scif0_device,
  302. &scif1_device,
  303. &scif2_device,
  304. &scif3_device,
  305. &scif4_device,
  306. &scif5_device,
  307. &scif6_device,
  308. &scif7_device,
  309. &rtc_device,
  310. &mtu2_device,
  311. };
  312. static int __init sh7201_devices_setup(void)
  313. {
  314. return platform_add_devices(sh7201_devices,
  315. ARRAY_SIZE(sh7201_devices));
  316. }
  317. arch_initcall(sh7201_devices_setup);
  318. void __init plat_irq_setup(void)
  319. {
  320. register_intc_controller(&intc_desc);
  321. }
  322. static struct platform_device *sh7201_early_devices[] __initdata = {
  323. &scif0_device,
  324. &scif1_device,
  325. &scif2_device,
  326. &scif3_device,
  327. &scif4_device,
  328. &scif5_device,
  329. &scif6_device,
  330. &scif7_device,
  331. &mtu2_device,
  332. };
  333. #define STBCR3 0xfffe0408
  334. void __init plat_early_device_setup(void)
  335. {
  336. /* enable MTU2 clock */
  337. __raw_writeb(__raw_readb(STBCR3) & ~0x20, STBCR3);
  338. sh_early_platform_add_devices(sh7201_early_devices,
  339. ARRAY_SIZE(sh7201_early_devices));
  340. }