clock-sh7619.c 1.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * arch/sh/kernel/cpu/sh2/clock-sh7619.c
  4. *
  5. * SH7619 support for the clock framework
  6. *
  7. * Copyright (C) 2006 Yoshinori Sato
  8. *
  9. * Based on clock-sh4.c
  10. * Copyright (C) 2005 Paul Mundt
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/io.h>
  15. #include <asm/clock.h>
  16. #include <asm/freq.h>
  17. #include <asm/processor.h>
  18. static const int pll1rate[] = {1,2};
  19. static const int pfc_divisors[] = {1,2,0,4};
  20. static unsigned int pll2_mult;
  21. static void master_clk_init(struct clk *clk)
  22. {
  23. clk->rate *= pll2_mult * pll1rate[(__raw_readw(FREQCR) >> 8) & 7];
  24. }
  25. static struct sh_clk_ops sh7619_master_clk_ops = {
  26. .init = master_clk_init,
  27. };
  28. static unsigned long module_clk_recalc(struct clk *clk)
  29. {
  30. int idx = (__raw_readw(FREQCR) & 0x0007);
  31. return clk->parent->rate / pfc_divisors[idx];
  32. }
  33. static struct sh_clk_ops sh7619_module_clk_ops = {
  34. .recalc = module_clk_recalc,
  35. };
  36. static unsigned long bus_clk_recalc(struct clk *clk)
  37. {
  38. return clk->parent->rate / pll1rate[(__raw_readw(FREQCR) >> 8) & 7];
  39. }
  40. static struct sh_clk_ops sh7619_bus_clk_ops = {
  41. .recalc = bus_clk_recalc,
  42. };
  43. static struct sh_clk_ops sh7619_cpu_clk_ops = {
  44. .recalc = followparent_recalc,
  45. };
  46. static struct sh_clk_ops *sh7619_clk_ops[] = {
  47. &sh7619_master_clk_ops,
  48. &sh7619_module_clk_ops,
  49. &sh7619_bus_clk_ops,
  50. &sh7619_cpu_clk_ops,
  51. };
  52. void __init arch_init_clk_ops(struct sh_clk_ops **ops, int idx)
  53. {
  54. if (test_mode_pin(MODE_PIN2 | MODE_PIN0) ||
  55. test_mode_pin(MODE_PIN2 | MODE_PIN1))
  56. pll2_mult = 2;
  57. else if (test_mode_pin(MODE_PIN0) || test_mode_pin(MODE_PIN1))
  58. pll2_mult = 4;
  59. BUG_ON(!pll2_mult);
  60. if (idx < ARRAY_SIZE(sh7619_clk_ops))
  61. *ops = sh7619_clk_ops[idx];
  62. }