setup.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * linux/arch/sh/boards/renesas/sh7763rdp/setup.c
  4. *
  5. * Renesas Solutions sh7763rdp board
  6. *
  7. * Copyright (C) 2008 Renesas Solutions Corp.
  8. * Copyright (C) 2008 Nobuhiro Iwamatsu <[email protected]>
  9. */
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/input.h>
  14. #include <linux/mtd/physmap.h>
  15. #include <linux/fb.h>
  16. #include <linux/io.h>
  17. #include <linux/sh_eth.h>
  18. #include <linux/sh_intc.h>
  19. #include <mach/sh7763rdp.h>
  20. #include <asm/sh7760fb.h>
  21. /* NOR Flash */
  22. static struct mtd_partition sh7763rdp_nor_flash_partitions[] = {
  23. {
  24. .name = "U-Boot",
  25. .offset = 0,
  26. .size = (2 * 128 * 1024),
  27. .mask_flags = MTD_WRITEABLE, /* Read-only */
  28. }, {
  29. .name = "Linux-Kernel",
  30. .offset = MTDPART_OFS_APPEND,
  31. .size = (20 * 128 * 1024),
  32. }, {
  33. .name = "Root Filesystem",
  34. .offset = MTDPART_OFS_APPEND,
  35. .size = MTDPART_SIZ_FULL,
  36. },
  37. };
  38. static struct physmap_flash_data sh7763rdp_nor_flash_data = {
  39. .width = 2,
  40. .parts = sh7763rdp_nor_flash_partitions,
  41. .nr_parts = ARRAY_SIZE(sh7763rdp_nor_flash_partitions),
  42. };
  43. static struct resource sh7763rdp_nor_flash_resources[] = {
  44. [0] = {
  45. .name = "NOR Flash",
  46. .start = 0,
  47. .end = (64 * 1024 * 1024),
  48. .flags = IORESOURCE_MEM,
  49. },
  50. };
  51. static struct platform_device sh7763rdp_nor_flash_device = {
  52. .name = "physmap-flash",
  53. .resource = sh7763rdp_nor_flash_resources,
  54. .num_resources = ARRAY_SIZE(sh7763rdp_nor_flash_resources),
  55. .dev = {
  56. .platform_data = &sh7763rdp_nor_flash_data,
  57. },
  58. };
  59. /*
  60. * SH-Ether
  61. *
  62. * SH Ether of SH7763 has multi IRQ handling.
  63. * (0x920,0x940,0x960 -> 0x920)
  64. */
  65. static struct resource sh_eth_resources[] = {
  66. {
  67. .start = 0xFEE00800, /* use eth1 */
  68. .end = 0xFEE00F7C - 1,
  69. .flags = IORESOURCE_MEM,
  70. }, {
  71. .start = 0xFEE01800, /* TSU */
  72. .end = 0xFEE01FFF,
  73. .flags = IORESOURCE_MEM,
  74. }, {
  75. .start = evt2irq(0x920), /* irq number */
  76. .flags = IORESOURCE_IRQ,
  77. },
  78. };
  79. static struct sh_eth_plat_data sh7763_eth_pdata = {
  80. .phy = 1,
  81. .phy_interface = PHY_INTERFACE_MODE_MII,
  82. };
  83. static struct platform_device sh7763rdp_eth_device = {
  84. .name = "sh7763-gether",
  85. .resource = sh_eth_resources,
  86. .num_resources = ARRAY_SIZE(sh_eth_resources),
  87. .dev = {
  88. .platform_data = &sh7763_eth_pdata,
  89. },
  90. };
  91. /* SH7763 LCDC */
  92. static struct resource sh7763rdp_fb_resources[] = {
  93. {
  94. .start = 0xFFE80000,
  95. .end = 0xFFE80442 - 1,
  96. .flags = IORESOURCE_MEM,
  97. },
  98. };
  99. static struct fb_videomode sh7763fb_videomode = {
  100. .refresh = 60,
  101. .name = "VGA Monitor",
  102. .xres = 640,
  103. .yres = 480,
  104. .pixclock = 10000,
  105. .left_margin = 80,
  106. .right_margin = 24,
  107. .upper_margin = 30,
  108. .lower_margin = 1,
  109. .hsync_len = 96,
  110. .vsync_len = 1,
  111. .sync = 0,
  112. .vmode = FB_VMODE_NONINTERLACED,
  113. .flag = FBINFO_FLAG_DEFAULT,
  114. };
  115. static struct sh7760fb_platdata sh7763fb_def_pdata = {
  116. .def_mode = &sh7763fb_videomode,
  117. .ldmtr = (LDMTR_TFT_COLOR_16|LDMTR_MCNT),
  118. .lddfr = LDDFR_16BPP_RGB565,
  119. .ldpmmr = 0x0000,
  120. .ldpspr = 0xFFFF,
  121. .ldaclnr = 0x0001,
  122. .ldickr = 0x1102,
  123. .rotate = 0,
  124. .novsync = 0,
  125. .blank = NULL,
  126. };
  127. static struct platform_device sh7763rdp_fb_device = {
  128. .name = "sh7760-lcdc",
  129. .resource = sh7763rdp_fb_resources,
  130. .num_resources = ARRAY_SIZE(sh7763rdp_fb_resources),
  131. .dev = {
  132. .platform_data = &sh7763fb_def_pdata,
  133. },
  134. };
  135. static struct platform_device *sh7763rdp_devices[] __initdata = {
  136. &sh7763rdp_nor_flash_device,
  137. &sh7763rdp_eth_device,
  138. &sh7763rdp_fb_device,
  139. };
  140. static int __init sh7763rdp_devices_setup(void)
  141. {
  142. return platform_add_devices(sh7763rdp_devices,
  143. ARRAY_SIZE(sh7763rdp_devices));
  144. }
  145. device_initcall(sh7763rdp_devices_setup);
  146. static void __init sh7763rdp_setup(char **cmdline_p)
  147. {
  148. /* Board version check */
  149. if (__raw_readw(CPLD_BOARD_ID_ERV_REG) == 0xECB1)
  150. printk(KERN_INFO "RTE Standard Configuration\n");
  151. else
  152. printk(KERN_INFO "RTA Standard Configuration\n");
  153. /* USB pin select bits (clear bit 5-2 to 0) */
  154. __raw_writew((__raw_readw(PORT_PSEL2) & 0xFFC3), PORT_PSEL2);
  155. /* USBH setup port I controls to other (clear bits 4-9 to 0) */
  156. __raw_writew(__raw_readw(PORT_PICR) & 0xFC0F, PORT_PICR);
  157. /* Select USB Host controller */
  158. __raw_writew(0x00, USB_USBHSC);
  159. /* For LCD */
  160. /* set PTJ7-1, bits 15-2 of PJCR to 0 */
  161. __raw_writew(__raw_readw(PORT_PJCR) & 0x0003, PORT_PJCR);
  162. /* set PTI5, bits 11-10 of PICR to 0 */
  163. __raw_writew(__raw_readw(PORT_PICR) & 0xF3FF, PORT_PICR);
  164. __raw_writew(0, PORT_PKCR);
  165. __raw_writew(0, PORT_PLCR);
  166. /* set PSEL2 bits 14-8, 5-4, of PSEL2 to 0 */
  167. __raw_writew((__raw_readw(PORT_PSEL2) & 0x00C0), PORT_PSEL2);
  168. /* set PSEL3 bits 14-12, 6-4, 2-0 of PSEL3 to 0 */
  169. __raw_writew((__raw_readw(PORT_PSEL3) & 0x0700), PORT_PSEL3);
  170. /* For HAC */
  171. /* bit3-0 0100:HAC & SSI1 enable */
  172. __raw_writew((__raw_readw(PORT_PSEL1) & 0xFFF0) | 0x0004, PORT_PSEL1);
  173. /* bit14 1:SSI_HAC_CLK enable */
  174. __raw_writew(__raw_readw(PORT_PSEL4) | 0x4000, PORT_PSEL4);
  175. /* SH-Ether */
  176. __raw_writew((__raw_readw(PORT_PSEL1) & ~0xff00) | 0x2400, PORT_PSEL1);
  177. __raw_writew(0x0, PORT_PFCR);
  178. __raw_writew(0x0, PORT_PFCR);
  179. __raw_writew(0x0, PORT_PFCR);
  180. /* MMC */
  181. /*selects SCIF and MMC other functions */
  182. __raw_writew(0x0001, PORT_PSEL0);
  183. /* MMC clock operates */
  184. __raw_writel(__raw_readl(MSTPCR1) & ~0x8, MSTPCR1);
  185. __raw_writew(__raw_readw(PORT_PACR) & ~0x3000, PORT_PACR);
  186. __raw_writew(__raw_readw(PORT_PCCR) & ~0xCFC3, PORT_PCCR);
  187. }
  188. static struct sh_machine_vector mv_sh7763rdp __initmv = {
  189. .mv_name = "sh7763drp",
  190. .mv_setup = sh7763rdp_setup,
  191. .mv_init_irq = init_sh7763rdp_IRQ,
  192. };