irq.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * linux/arch/sh/boards/se/7724/irq.c
  4. *
  5. * Copyright (C) 2009 Renesas Solutions Corp.
  6. *
  7. * Kuninori Morimoto <[email protected]>
  8. *
  9. * Based on linux/arch/sh/boards/se/7722/irq.c
  10. * Copyright (C) 2007 Nobuhiro Iwamatsu
  11. *
  12. * Hitachi UL SolutionEngine 7724 Support.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/irq.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/export.h>
  18. #include <linux/topology.h>
  19. #include <linux/io.h>
  20. #include <linux/err.h>
  21. #include <mach-se/mach/se7724.h>
  22. struct fpga_irq {
  23. unsigned long sraddr;
  24. unsigned long mraddr;
  25. unsigned short mask;
  26. unsigned int base;
  27. };
  28. static unsigned int fpga2irq(unsigned int irq)
  29. {
  30. if (irq >= IRQ0_BASE &&
  31. irq <= IRQ0_END)
  32. return IRQ0_IRQ;
  33. else if (irq >= IRQ1_BASE &&
  34. irq <= IRQ1_END)
  35. return IRQ1_IRQ;
  36. else
  37. return IRQ2_IRQ;
  38. }
  39. static struct fpga_irq get_fpga_irq(unsigned int irq)
  40. {
  41. struct fpga_irq set;
  42. switch (irq) {
  43. case IRQ0_IRQ:
  44. set.sraddr = IRQ0_SR;
  45. set.mraddr = IRQ0_MR;
  46. set.mask = IRQ0_MASK;
  47. set.base = IRQ0_BASE;
  48. break;
  49. case IRQ1_IRQ:
  50. set.sraddr = IRQ1_SR;
  51. set.mraddr = IRQ1_MR;
  52. set.mask = IRQ1_MASK;
  53. set.base = IRQ1_BASE;
  54. break;
  55. default:
  56. set.sraddr = IRQ2_SR;
  57. set.mraddr = IRQ2_MR;
  58. set.mask = IRQ2_MASK;
  59. set.base = IRQ2_BASE;
  60. break;
  61. }
  62. return set;
  63. }
  64. static void disable_se7724_irq(struct irq_data *data)
  65. {
  66. unsigned int irq = data->irq;
  67. struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
  68. unsigned int bit = irq - set.base;
  69. __raw_writew(__raw_readw(set.mraddr) | 0x0001 << bit, set.mraddr);
  70. }
  71. static void enable_se7724_irq(struct irq_data *data)
  72. {
  73. unsigned int irq = data->irq;
  74. struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
  75. unsigned int bit = irq - set.base;
  76. __raw_writew(__raw_readw(set.mraddr) & ~(0x0001 << bit), set.mraddr);
  77. }
  78. static struct irq_chip se7724_irq_chip __read_mostly = {
  79. .name = "SE7724-FPGA",
  80. .irq_mask = disable_se7724_irq,
  81. .irq_unmask = enable_se7724_irq,
  82. };
  83. static void se7724_irq_demux(struct irq_desc *desc)
  84. {
  85. unsigned int irq = irq_desc_get_irq(desc);
  86. struct fpga_irq set = get_fpga_irq(irq);
  87. unsigned short intv = __raw_readw(set.sraddr);
  88. unsigned int ext_irq = set.base;
  89. intv &= set.mask;
  90. for (; intv; intv >>= 1, ext_irq++) {
  91. if (!(intv & 1))
  92. continue;
  93. generic_handle_irq(ext_irq);
  94. }
  95. }
  96. /*
  97. * Initialize IRQ setting
  98. */
  99. void __init init_se7724_IRQ(void)
  100. {
  101. int irq_base, i;
  102. __raw_writew(0xffff, IRQ0_MR); /* mask all */
  103. __raw_writew(0xffff, IRQ1_MR); /* mask all */
  104. __raw_writew(0xffff, IRQ2_MR); /* mask all */
  105. __raw_writew(0x0000, IRQ0_SR); /* clear irq */
  106. __raw_writew(0x0000, IRQ1_SR); /* clear irq */
  107. __raw_writew(0x0000, IRQ2_SR); /* clear irq */
  108. __raw_writew(0x002a, IRQ_MODE); /* set irq type */
  109. irq_base = irq_alloc_descs(SE7724_FPGA_IRQ_BASE, SE7724_FPGA_IRQ_BASE,
  110. SE7724_FPGA_IRQ_NR, numa_node_id());
  111. if (IS_ERR_VALUE(irq_base)) {
  112. pr_err("%s: failed hooking irqs for FPGA\n", __func__);
  113. return;
  114. }
  115. for (i = 0; i < SE7724_FPGA_IRQ_NR; i++)
  116. irq_set_chip_and_handler_name(irq_base + i, &se7724_irq_chip,
  117. handle_level_irq, "level");
  118. irq_set_chained_handler(IRQ0_IRQ, se7724_irq_demux);
  119. irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW);
  120. irq_set_chained_handler(IRQ1_IRQ, se7724_irq_demux);
  121. irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW);
  122. irq_set_chained_handler(IRQ2_IRQ, se7724_irq_demux);
  123. irq_set_irq_type(IRQ2_IRQ, IRQ_TYPE_LEVEL_LOW);
  124. }