jh7100.dtsi 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. // SPDX-License-Identifier: GPL-2.0 OR MIT
  2. /*
  3. * Copyright (C) 2021 StarFive Technology Co., Ltd.
  4. * Copyright (C) 2021 Emil Renner Berthing <[email protected]>
  5. */
  6. /dts-v1/;
  7. #include <dt-bindings/clock/starfive-jh7100.h>
  8. #include <dt-bindings/reset/starfive-jh7100.h>
  9. / {
  10. compatible = "starfive,jh7100";
  11. #address-cells = <2>;
  12. #size-cells = <2>;
  13. cpus {
  14. #address-cells = <1>;
  15. #size-cells = <0>;
  16. U74_0: cpu@0 {
  17. compatible = "sifive,u74-mc", "riscv";
  18. reg = <0>;
  19. d-cache-block-size = <64>;
  20. d-cache-sets = <64>;
  21. d-cache-size = <32768>;
  22. d-tlb-sets = <1>;
  23. d-tlb-size = <32>;
  24. device_type = "cpu";
  25. i-cache-block-size = <64>;
  26. i-cache-sets = <64>;
  27. i-cache-size = <32768>;
  28. i-tlb-sets = <1>;
  29. i-tlb-size = <32>;
  30. mmu-type = "riscv,sv39";
  31. riscv,isa = "rv64imafdc";
  32. tlb-split;
  33. cpu0_intc: interrupt-controller {
  34. compatible = "riscv,cpu-intc";
  35. interrupt-controller;
  36. #interrupt-cells = <1>;
  37. };
  38. };
  39. U74_1: cpu@1 {
  40. compatible = "sifive,u74-mc", "riscv";
  41. reg = <1>;
  42. d-cache-block-size = <64>;
  43. d-cache-sets = <64>;
  44. d-cache-size = <32768>;
  45. d-tlb-sets = <1>;
  46. d-tlb-size = <32>;
  47. device_type = "cpu";
  48. i-cache-block-size = <64>;
  49. i-cache-sets = <64>;
  50. i-cache-size = <32768>;
  51. i-tlb-sets = <1>;
  52. i-tlb-size = <32>;
  53. mmu-type = "riscv,sv39";
  54. riscv,isa = "rv64imafdc";
  55. tlb-split;
  56. cpu1_intc: interrupt-controller {
  57. compatible = "riscv,cpu-intc";
  58. interrupt-controller;
  59. #interrupt-cells = <1>;
  60. };
  61. };
  62. cpu-map {
  63. cluster0 {
  64. core0 {
  65. cpu = <&U74_0>;
  66. };
  67. core1 {
  68. cpu = <&U74_1>;
  69. };
  70. };
  71. };
  72. };
  73. osc_sys: osc_sys {
  74. compatible = "fixed-clock";
  75. #clock-cells = <0>;
  76. /* This value must be overridden by the board */
  77. clock-frequency = <0>;
  78. };
  79. osc_aud: osc_aud {
  80. compatible = "fixed-clock";
  81. #clock-cells = <0>;
  82. /* This value must be overridden by the board */
  83. clock-frequency = <0>;
  84. };
  85. gmac_rmii_ref: gmac_rmii_ref {
  86. compatible = "fixed-clock";
  87. #clock-cells = <0>;
  88. /* Should be overridden by the board when needed */
  89. clock-frequency = <0>;
  90. };
  91. gmac_gr_mii_rxclk: gmac_gr_mii_rxclk {
  92. compatible = "fixed-clock";
  93. #clock-cells = <0>;
  94. /* Should be overridden by the board when needed */
  95. clock-frequency = <0>;
  96. };
  97. soc {
  98. compatible = "simple-bus";
  99. interrupt-parent = <&plic>;
  100. #address-cells = <2>;
  101. #size-cells = <2>;
  102. ranges;
  103. clint: clint@2000000 {
  104. compatible = "starfive,jh7100-clint", "sifive,clint0";
  105. reg = <0x0 0x2000000 0x0 0x10000>;
  106. interrupts-extended = <&cpu0_intc 3 &cpu0_intc 7
  107. &cpu1_intc 3 &cpu1_intc 7>;
  108. };
  109. plic: interrupt-controller@c000000 {
  110. compatible = "starfive,jh7100-plic", "sifive,plic-1.0.0";
  111. reg = <0x0 0xc000000 0x0 0x4000000>;
  112. interrupts-extended = <&cpu0_intc 11 &cpu0_intc 9
  113. &cpu1_intc 11 &cpu1_intc 9>;
  114. interrupt-controller;
  115. #address-cells = <0>;
  116. #interrupt-cells = <1>;
  117. riscv,ndev = <133>;
  118. };
  119. clkgen: clock-controller@11800000 {
  120. compatible = "starfive,jh7100-clkgen";
  121. reg = <0x0 0x11800000 0x0 0x10000>;
  122. clocks = <&osc_sys>, <&osc_aud>, <&gmac_rmii_ref>, <&gmac_gr_mii_rxclk>;
  123. clock-names = "osc_sys", "osc_aud", "gmac_rmii_ref", "gmac_gr_mii_rxclk";
  124. #clock-cells = <1>;
  125. };
  126. rstgen: reset-controller@11840000 {
  127. compatible = "starfive,jh7100-reset";
  128. reg = <0x0 0x11840000 0x0 0x10000>;
  129. #reset-cells = <1>;
  130. };
  131. i2c0: i2c@118b0000 {
  132. compatible = "snps,designware-i2c";
  133. reg = <0x0 0x118b0000 0x0 0x10000>;
  134. clocks = <&clkgen JH7100_CLK_I2C0_CORE>,
  135. <&clkgen JH7100_CLK_I2C0_APB>;
  136. clock-names = "ref", "pclk";
  137. resets = <&rstgen JH7100_RSTN_I2C0_APB>;
  138. interrupts = <96>;
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. status = "disabled";
  142. };
  143. i2c1: i2c@118c0000 {
  144. compatible = "snps,designware-i2c";
  145. reg = <0x0 0x118c0000 0x0 0x10000>;
  146. clocks = <&clkgen JH7100_CLK_I2C1_CORE>,
  147. <&clkgen JH7100_CLK_I2C1_APB>;
  148. clock-names = "ref", "pclk";
  149. resets = <&rstgen JH7100_RSTN_I2C1_APB>;
  150. interrupts = <97>;
  151. #address-cells = <1>;
  152. #size-cells = <0>;
  153. status = "disabled";
  154. };
  155. gpio: pinctrl@11910000 {
  156. compatible = "starfive,jh7100-pinctrl";
  157. reg = <0x0 0x11910000 0x0 0x10000>,
  158. <0x0 0x11858000 0x0 0x1000>;
  159. reg-names = "gpio", "padctl";
  160. clocks = <&clkgen JH7100_CLK_GPIO_APB>;
  161. resets = <&rstgen JH7100_RSTN_GPIO_APB>;
  162. interrupts = <32>;
  163. gpio-controller;
  164. #gpio-cells = <2>;
  165. interrupt-controller;
  166. #interrupt-cells = <2>;
  167. };
  168. uart2: serial@12430000 {
  169. compatible = "starfive,jh7100-uart", "snps,dw-apb-uart";
  170. reg = <0x0 0x12430000 0x0 0x10000>;
  171. clocks = <&clkgen JH7100_CLK_UART2_CORE>,
  172. <&clkgen JH7100_CLK_UART2_APB>;
  173. clock-names = "baudclk", "apb_pclk";
  174. resets = <&rstgen JH7100_RSTN_UART2_APB>;
  175. interrupts = <72>;
  176. reg-io-width = <4>;
  177. reg-shift = <2>;
  178. status = "disabled";
  179. };
  180. uart3: serial@12440000 {
  181. compatible = "starfive,jh7100-uart", "snps,dw-apb-uart";
  182. reg = <0x0 0x12440000 0x0 0x10000>;
  183. clocks = <&clkgen JH7100_CLK_UART3_CORE>,
  184. <&clkgen JH7100_CLK_UART3_APB>;
  185. clock-names = "baudclk", "apb_pclk";
  186. resets = <&rstgen JH7100_RSTN_UART3_APB>;
  187. interrupts = <73>;
  188. reg-io-width = <4>;
  189. reg-shift = <2>;
  190. status = "disabled";
  191. };
  192. i2c2: i2c@12450000 {
  193. compatible = "snps,designware-i2c";
  194. reg = <0x0 0x12450000 0x0 0x10000>;
  195. clocks = <&clkgen JH7100_CLK_I2C2_CORE>,
  196. <&clkgen JH7100_CLK_I2C2_APB>;
  197. clock-names = "ref", "pclk";
  198. resets = <&rstgen JH7100_RSTN_I2C2_APB>;
  199. interrupts = <74>;
  200. #address-cells = <1>;
  201. #size-cells = <0>;
  202. status = "disabled";
  203. };
  204. i2c3: i2c@12460000 {
  205. compatible = "snps,designware-i2c";
  206. reg = <0x0 0x12460000 0x0 0x10000>;
  207. clocks = <&clkgen JH7100_CLK_I2C3_CORE>,
  208. <&clkgen JH7100_CLK_I2C3_APB>;
  209. clock-names = "ref", "pclk";
  210. resets = <&rstgen JH7100_RSTN_I2C3_APB>;
  211. interrupts = <75>;
  212. #address-cells = <1>;
  213. #size-cells = <0>;
  214. status = "disabled";
  215. };
  216. };
  217. };