mpfs.dtsi 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. /* Copyright (c) 2020-2021 Microchip Technology Inc */
  3. /dts-v1/;
  4. #include "dt-bindings/clock/microchip,mpfs-clock.h"
  5. / {
  6. #address-cells = <2>;
  7. #size-cells = <2>;
  8. model = "Microchip PolarFire SoC";
  9. compatible = "microchip,mpfs";
  10. cpus {
  11. #address-cells = <1>;
  12. #size-cells = <0>;
  13. cpu0: cpu@0 {
  14. compatible = "sifive,e51", "sifive,rocket0", "riscv";
  15. device_type = "cpu";
  16. i-cache-block-size = <64>;
  17. i-cache-sets = <128>;
  18. i-cache-size = <16384>;
  19. reg = <0>;
  20. riscv,isa = "rv64imac";
  21. clocks = <&clkcfg CLK_CPU>;
  22. status = "disabled";
  23. cpu0_intc: interrupt-controller {
  24. #interrupt-cells = <1>;
  25. compatible = "riscv,cpu-intc";
  26. interrupt-controller;
  27. };
  28. };
  29. cpu1: cpu@1 {
  30. compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
  31. d-cache-block-size = <64>;
  32. d-cache-sets = <64>;
  33. d-cache-size = <32768>;
  34. d-tlb-sets = <1>;
  35. d-tlb-size = <32>;
  36. device_type = "cpu";
  37. i-cache-block-size = <64>;
  38. i-cache-sets = <64>;
  39. i-cache-size = <32768>;
  40. i-tlb-sets = <1>;
  41. i-tlb-size = <32>;
  42. mmu-type = "riscv,sv39";
  43. reg = <1>;
  44. riscv,isa = "rv64imafdc";
  45. clocks = <&clkcfg CLK_CPU>;
  46. tlb-split;
  47. next-level-cache = <&cctrllr>;
  48. status = "okay";
  49. cpu1_intc: interrupt-controller {
  50. #interrupt-cells = <1>;
  51. compatible = "riscv,cpu-intc";
  52. interrupt-controller;
  53. };
  54. };
  55. cpu2: cpu@2 {
  56. compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
  57. d-cache-block-size = <64>;
  58. d-cache-sets = <64>;
  59. d-cache-size = <32768>;
  60. d-tlb-sets = <1>;
  61. d-tlb-size = <32>;
  62. device_type = "cpu";
  63. i-cache-block-size = <64>;
  64. i-cache-sets = <64>;
  65. i-cache-size = <32768>;
  66. i-tlb-sets = <1>;
  67. i-tlb-size = <32>;
  68. mmu-type = "riscv,sv39";
  69. reg = <2>;
  70. riscv,isa = "rv64imafdc";
  71. clocks = <&clkcfg CLK_CPU>;
  72. tlb-split;
  73. next-level-cache = <&cctrllr>;
  74. status = "okay";
  75. cpu2_intc: interrupt-controller {
  76. #interrupt-cells = <1>;
  77. compatible = "riscv,cpu-intc";
  78. interrupt-controller;
  79. };
  80. };
  81. cpu3: cpu@3 {
  82. compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
  83. d-cache-block-size = <64>;
  84. d-cache-sets = <64>;
  85. d-cache-size = <32768>;
  86. d-tlb-sets = <1>;
  87. d-tlb-size = <32>;
  88. device_type = "cpu";
  89. i-cache-block-size = <64>;
  90. i-cache-sets = <64>;
  91. i-cache-size = <32768>;
  92. i-tlb-sets = <1>;
  93. i-tlb-size = <32>;
  94. mmu-type = "riscv,sv39";
  95. reg = <3>;
  96. riscv,isa = "rv64imafdc";
  97. clocks = <&clkcfg CLK_CPU>;
  98. tlb-split;
  99. next-level-cache = <&cctrllr>;
  100. status = "okay";
  101. cpu3_intc: interrupt-controller {
  102. #interrupt-cells = <1>;
  103. compatible = "riscv,cpu-intc";
  104. interrupt-controller;
  105. };
  106. };
  107. cpu4: cpu@4 {
  108. compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
  109. d-cache-block-size = <64>;
  110. d-cache-sets = <64>;
  111. d-cache-size = <32768>;
  112. d-tlb-sets = <1>;
  113. d-tlb-size = <32>;
  114. device_type = "cpu";
  115. i-cache-block-size = <64>;
  116. i-cache-sets = <64>;
  117. i-cache-size = <32768>;
  118. i-tlb-sets = <1>;
  119. i-tlb-size = <32>;
  120. mmu-type = "riscv,sv39";
  121. reg = <4>;
  122. riscv,isa = "rv64imafdc";
  123. clocks = <&clkcfg CLK_CPU>;
  124. tlb-split;
  125. next-level-cache = <&cctrllr>;
  126. status = "okay";
  127. cpu4_intc: interrupt-controller {
  128. #interrupt-cells = <1>;
  129. compatible = "riscv,cpu-intc";
  130. interrupt-controller;
  131. };
  132. };
  133. cpu-map {
  134. cluster0 {
  135. core0 {
  136. cpu = <&cpu0>;
  137. };
  138. core1 {
  139. cpu = <&cpu1>;
  140. };
  141. core2 {
  142. cpu = <&cpu2>;
  143. };
  144. core3 {
  145. cpu = <&cpu3>;
  146. };
  147. core4 {
  148. cpu = <&cpu4>;
  149. };
  150. };
  151. };
  152. };
  153. refclk: mssrefclk {
  154. compatible = "fixed-clock";
  155. #clock-cells = <0>;
  156. };
  157. syscontroller: syscontroller {
  158. compatible = "microchip,mpfs-sys-controller";
  159. mboxes = <&mbox 0>;
  160. };
  161. soc {
  162. #address-cells = <2>;
  163. #size-cells = <2>;
  164. compatible = "simple-bus";
  165. ranges;
  166. cctrllr: cache-controller@2010000 {
  167. compatible = "microchip,mpfs-ccache", "sifive,fu540-c000-ccache", "cache";
  168. reg = <0x0 0x2010000 0x0 0x1000>;
  169. cache-block-size = <64>;
  170. cache-level = <2>;
  171. cache-sets = <1024>;
  172. cache-size = <2097152>;
  173. cache-unified;
  174. interrupt-parent = <&plic>;
  175. interrupts = <1>, <3>, <4>, <2>;
  176. };
  177. clint: clint@2000000 {
  178. compatible = "sifive,fu540-c000-clint", "sifive,clint0";
  179. reg = <0x0 0x2000000 0x0 0xC000>;
  180. interrupts-extended = <&cpu0_intc 3>, <&cpu0_intc 7>,
  181. <&cpu1_intc 3>, <&cpu1_intc 7>,
  182. <&cpu2_intc 3>, <&cpu2_intc 7>,
  183. <&cpu3_intc 3>, <&cpu3_intc 7>,
  184. <&cpu4_intc 3>, <&cpu4_intc 7>;
  185. };
  186. plic: interrupt-controller@c000000 {
  187. compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0";
  188. reg = <0x0 0xc000000 0x0 0x4000000>;
  189. #address-cells = <0>;
  190. #interrupt-cells = <1>;
  191. interrupt-controller;
  192. interrupts-extended = <&cpu0_intc 11>,
  193. <&cpu1_intc 11>, <&cpu1_intc 9>,
  194. <&cpu2_intc 11>, <&cpu2_intc 9>,
  195. <&cpu3_intc 11>, <&cpu3_intc 9>,
  196. <&cpu4_intc 11>, <&cpu4_intc 9>;
  197. riscv,ndev = <186>;
  198. };
  199. pdma: dma-controller@3000000 {
  200. compatible = "sifive,fu540-c000-pdma", "sifive,pdma0";
  201. reg = <0x0 0x3000000 0x0 0x8000>;
  202. interrupt-parent = <&plic>;
  203. interrupts = <5 6>, <7 8>, <9 10>, <11 12>;
  204. dma-channels = <4>;
  205. #dma-cells = <1>;
  206. };
  207. clkcfg: clkcfg@20002000 {
  208. compatible = "microchip,mpfs-clkcfg";
  209. reg = <0x0 0x20002000 0x0 0x1000>, <0x0 0x3E001000 0x0 0x1000>;
  210. clocks = <&refclk>;
  211. #clock-cells = <1>;
  212. };
  213. mmuart0: serial@20000000 {
  214. compatible = "ns16550a";
  215. reg = <0x0 0x20000000 0x0 0x400>;
  216. reg-io-width = <4>;
  217. reg-shift = <2>;
  218. interrupt-parent = <&plic>;
  219. interrupts = <90>;
  220. current-speed = <115200>;
  221. clocks = <&clkcfg CLK_MMUART0>;
  222. status = "disabled"; /* Reserved for the HSS */
  223. };
  224. mmuart1: serial@20100000 {
  225. compatible = "ns16550a";
  226. reg = <0x0 0x20100000 0x0 0x400>;
  227. reg-io-width = <4>;
  228. reg-shift = <2>;
  229. interrupt-parent = <&plic>;
  230. interrupts = <91>;
  231. current-speed = <115200>;
  232. clocks = <&clkcfg CLK_MMUART1>;
  233. status = "disabled";
  234. };
  235. mmuart2: serial@20102000 {
  236. compatible = "ns16550a";
  237. reg = <0x0 0x20102000 0x0 0x400>;
  238. reg-io-width = <4>;
  239. reg-shift = <2>;
  240. interrupt-parent = <&plic>;
  241. interrupts = <92>;
  242. current-speed = <115200>;
  243. clocks = <&clkcfg CLK_MMUART2>;
  244. status = "disabled";
  245. };
  246. mmuart3: serial@20104000 {
  247. compatible = "ns16550a";
  248. reg = <0x0 0x20104000 0x0 0x400>;
  249. reg-io-width = <4>;
  250. reg-shift = <2>;
  251. interrupt-parent = <&plic>;
  252. interrupts = <93>;
  253. current-speed = <115200>;
  254. clocks = <&clkcfg CLK_MMUART3>;
  255. status = "disabled";
  256. };
  257. mmuart4: serial@20106000 {
  258. compatible = "ns16550a";
  259. reg = <0x0 0x20106000 0x0 0x400>;
  260. reg-io-width = <4>;
  261. reg-shift = <2>;
  262. interrupt-parent = <&plic>;
  263. interrupts = <94>;
  264. clocks = <&clkcfg CLK_MMUART4>;
  265. current-speed = <115200>;
  266. status = "disabled";
  267. };
  268. /* Common node entry for emmc/sd */
  269. mmc: mmc@20008000 {
  270. compatible = "microchip,mpfs-sd4hc", "cdns,sd4hc";
  271. reg = <0x0 0x20008000 0x0 0x1000>;
  272. interrupt-parent = <&plic>;
  273. interrupts = <88>;
  274. clocks = <&clkcfg CLK_MMC>;
  275. max-frequency = <200000000>;
  276. status = "disabled";
  277. };
  278. spi0: spi@20108000 {
  279. compatible = "microchip,mpfs-spi";
  280. #address-cells = <1>;
  281. #size-cells = <0>;
  282. reg = <0x0 0x20108000 0x0 0x1000>;
  283. interrupt-parent = <&plic>;
  284. interrupts = <54>;
  285. clocks = <&clkcfg CLK_SPI0>;
  286. status = "disabled";
  287. };
  288. spi1: spi@20109000 {
  289. compatible = "microchip,mpfs-spi";
  290. #address-cells = <1>;
  291. #size-cells = <0>;
  292. reg = <0x0 0x20109000 0x0 0x1000>;
  293. interrupt-parent = <&plic>;
  294. interrupts = <55>;
  295. clocks = <&clkcfg CLK_SPI1>;
  296. status = "disabled";
  297. };
  298. qspi: spi@21000000 {
  299. compatible = "microchip,mpfs-qspi", "microchip,coreqspi-rtl-v2";
  300. #address-cells = <1>;
  301. #size-cells = <0>;
  302. reg = <0x0 0x21000000 0x0 0x1000>;
  303. interrupt-parent = <&plic>;
  304. interrupts = <85>;
  305. clocks = <&clkcfg CLK_QSPI>;
  306. status = "disabled";
  307. };
  308. i2c0: i2c@2010a000 {
  309. compatible = "microchip,mpfs-i2c", "microchip,corei2c-rtl-v7";
  310. reg = <0x0 0x2010a000 0x0 0x1000>;
  311. #address-cells = <1>;
  312. #size-cells = <0>;
  313. interrupt-parent = <&plic>;
  314. interrupts = <58>;
  315. clocks = <&clkcfg CLK_I2C0>;
  316. clock-frequency = <100000>;
  317. status = "disabled";
  318. };
  319. i2c1: i2c@2010b000 {
  320. compatible = "microchip,mpfs-i2c", "microchip,corei2c-rtl-v7";
  321. reg = <0x0 0x2010b000 0x0 0x1000>;
  322. #address-cells = <1>;
  323. #size-cells = <0>;
  324. interrupt-parent = <&plic>;
  325. interrupts = <61>;
  326. clocks = <&clkcfg CLK_I2C1>;
  327. clock-frequency = <100000>;
  328. status = "disabled";
  329. };
  330. can0: can@2010c000 {
  331. compatible = "microchip,mpfs-can";
  332. reg = <0x0 0x2010c000 0x0 0x1000>;
  333. clocks = <&clkcfg CLK_CAN0>;
  334. interrupt-parent = <&plic>;
  335. interrupts = <56>;
  336. status = "disabled";
  337. };
  338. can1: can@2010d000 {
  339. compatible = "microchip,mpfs-can";
  340. reg = <0x0 0x2010d000 0x0 0x1000>;
  341. clocks = <&clkcfg CLK_CAN1>;
  342. interrupt-parent = <&plic>;
  343. interrupts = <57>;
  344. status = "disabled";
  345. };
  346. mac0: ethernet@20110000 {
  347. compatible = "cdns,macb";
  348. reg = <0x0 0x20110000 0x0 0x2000>;
  349. #address-cells = <1>;
  350. #size-cells = <0>;
  351. interrupt-parent = <&plic>;
  352. interrupts = <64>, <65>, <66>, <67>, <68>, <69>;
  353. local-mac-address = [00 00 00 00 00 00];
  354. clocks = <&clkcfg CLK_MAC0>, <&clkcfg CLK_AHB>;
  355. clock-names = "pclk", "hclk";
  356. status = "disabled";
  357. };
  358. mac1: ethernet@20112000 {
  359. compatible = "cdns,macb";
  360. reg = <0x0 0x20112000 0x0 0x2000>;
  361. #address-cells = <1>;
  362. #size-cells = <0>;
  363. interrupt-parent = <&plic>;
  364. interrupts = <70>, <71>, <72>, <73>, <74>, <75>;
  365. local-mac-address = [00 00 00 00 00 00];
  366. clocks = <&clkcfg CLK_MAC1>, <&clkcfg CLK_AHB>;
  367. clock-names = "pclk", "hclk";
  368. status = "disabled";
  369. };
  370. gpio0: gpio@20120000 {
  371. compatible = "microchip,mpfs-gpio";
  372. reg = <0x0 0x20120000 0x0 0x1000>;
  373. interrupt-parent = <&plic>;
  374. interrupt-controller;
  375. #interrupt-cells = <1>;
  376. clocks = <&clkcfg CLK_GPIO0>;
  377. gpio-controller;
  378. #gpio-cells = <2>;
  379. status = "disabled";
  380. };
  381. gpio1: gpio@20121000 {
  382. compatible = "microchip,mpfs-gpio";
  383. reg = <0x0 0x20121000 0x0 0x1000>;
  384. interrupt-parent = <&plic>;
  385. interrupt-controller;
  386. #interrupt-cells = <1>;
  387. clocks = <&clkcfg CLK_GPIO1>;
  388. gpio-controller;
  389. #gpio-cells = <2>;
  390. status = "disabled";
  391. };
  392. gpio2: gpio@20122000 {
  393. compatible = "microchip,mpfs-gpio";
  394. reg = <0x0 0x20122000 0x0 0x1000>;
  395. interrupt-parent = <&plic>;
  396. interrupt-controller;
  397. #interrupt-cells = <1>;
  398. clocks = <&clkcfg CLK_GPIO2>;
  399. gpio-controller;
  400. #gpio-cells = <2>;
  401. status = "disabled";
  402. };
  403. rtc: rtc@20124000 {
  404. compatible = "microchip,mpfs-rtc";
  405. reg = <0x0 0x20124000 0x0 0x1000>;
  406. interrupt-parent = <&plic>;
  407. interrupts = <80>, <81>;
  408. clocks = <&clkcfg CLK_RTC>, <&clkcfg CLK_RTCREF>;
  409. clock-names = "rtc", "rtcref";
  410. status = "disabled";
  411. };
  412. usb: usb@20201000 {
  413. compatible = "microchip,mpfs-musb";
  414. reg = <0x0 0x20201000 0x0 0x1000>;
  415. interrupt-parent = <&plic>;
  416. interrupts = <86>, <87>;
  417. clocks = <&clkcfg CLK_USB>;
  418. interrupt-names = "dma","mc";
  419. status = "disabled";
  420. };
  421. mbox: mailbox@37020000 {
  422. compatible = "microchip,mpfs-mailbox";
  423. reg = <0x0 0x37020000 0x0 0x1000>, <0x0 0x2000318C 0x0 0x40>;
  424. interrupt-parent = <&plic>;
  425. interrupts = <96>;
  426. #mbox-cells = <1>;
  427. status = "disabled";
  428. };
  429. };
  430. };