setup.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2006-2007 PA Semi, Inc
  4. *
  5. * Authors: Kip Walker, PA Semi
  6. * Olof Johansson, PA Semi
  7. *
  8. * Maintained by: Olof Johansson <[email protected]>
  9. *
  10. * Based on arch/powerpc/platforms/maple/setup.c
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/kernel.h>
  14. #include <linux/delay.h>
  15. #include <linux/console.h>
  16. #include <linux/export.h>
  17. #include <linux/pci.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/gfp.h>
  20. #include <linux/irqdomain.h>
  21. #include <asm/iommu.h>
  22. #include <asm/machdep.h>
  23. #include <asm/i8259.h>
  24. #include <asm/mpic.h>
  25. #include <asm/smp.h>
  26. #include <asm/time.h>
  27. #include <asm/mmu.h>
  28. #include <asm/debug.h>
  29. #include <pcmcia/ss.h>
  30. #include <pcmcia/cistpl.h>
  31. #include <pcmcia/ds.h>
  32. #include "pasemi.h"
  33. /* SDC reset register, must be pre-mapped at reset time */
  34. static void __iomem *reset_reg;
  35. /* Various error status registers, must be pre-mapped at MCE time */
  36. #define MAX_MCE_REGS 32
  37. struct mce_regs {
  38. char *name;
  39. void __iomem *addr;
  40. };
  41. static struct mce_regs mce_regs[MAX_MCE_REGS];
  42. static int num_mce_regs;
  43. static int nmi_virq = 0;
  44. static void __noreturn pas_restart(char *cmd)
  45. {
  46. /* Need to put others cpu in hold loop so they're not sleeping */
  47. smp_send_stop();
  48. udelay(10000);
  49. printk("Restarting...\n");
  50. while (1)
  51. out_le32(reset_reg, 0x6000000);
  52. }
  53. #ifdef CONFIG_PPC_PASEMI_NEMO
  54. void pas_shutdown(void)
  55. {
  56. /* Set the PLD bit that makes the SB600 think the power button is being pressed */
  57. void __iomem *pld_map = ioremap(0xf5000000,4096);
  58. while (1)
  59. out_8(pld_map+7,0x01);
  60. }
  61. /* RTC platform device structure as is not in device tree */
  62. static struct resource rtc_resource[] = {{
  63. .name = "rtc",
  64. .start = 0x70,
  65. .end = 0x71,
  66. .flags = IORESOURCE_IO,
  67. }, {
  68. .name = "rtc",
  69. .start = 8,
  70. .end = 8,
  71. .flags = IORESOURCE_IRQ,
  72. }};
  73. static inline void nemo_init_rtc(void)
  74. {
  75. platform_device_register_simple("rtc_cmos", -1, rtc_resource, 2);
  76. }
  77. #else
  78. static inline void nemo_init_rtc(void)
  79. {
  80. }
  81. #endif
  82. #ifdef CONFIG_SMP
  83. static arch_spinlock_t timebase_lock;
  84. static unsigned long timebase;
  85. static void pas_give_timebase(void)
  86. {
  87. unsigned long flags;
  88. local_irq_save(flags);
  89. hard_irq_disable();
  90. arch_spin_lock(&timebase_lock);
  91. mtspr(SPRN_TBCTL, TBCTL_FREEZE);
  92. isync();
  93. timebase = get_tb();
  94. arch_spin_unlock(&timebase_lock);
  95. while (timebase)
  96. barrier();
  97. mtspr(SPRN_TBCTL, TBCTL_RESTART);
  98. local_irq_restore(flags);
  99. }
  100. static void pas_take_timebase(void)
  101. {
  102. while (!timebase)
  103. smp_rmb();
  104. arch_spin_lock(&timebase_lock);
  105. set_tb(timebase >> 32, timebase & 0xffffffff);
  106. timebase = 0;
  107. arch_spin_unlock(&timebase_lock);
  108. }
  109. static struct smp_ops_t pas_smp_ops = {
  110. .probe = smp_mpic_probe,
  111. .message_pass = smp_mpic_message_pass,
  112. .kick_cpu = smp_generic_kick_cpu,
  113. .setup_cpu = smp_mpic_setup_cpu,
  114. .give_timebase = pas_give_timebase,
  115. .take_timebase = pas_take_timebase,
  116. };
  117. #endif /* CONFIG_SMP */
  118. static void __init pas_setup_arch(void)
  119. {
  120. #ifdef CONFIG_SMP
  121. /* Setup SMP callback */
  122. smp_ops = &pas_smp_ops;
  123. #endif
  124. /* Remap SDC register for doing reset */
  125. /* XXXOJN This should maybe come out of the device tree */
  126. reset_reg = ioremap(0xfc101100, 4);
  127. }
  128. static int __init pas_setup_mce_regs(void)
  129. {
  130. struct pci_dev *dev;
  131. int reg;
  132. /* Remap various SoC status registers for use by the MCE handler */
  133. reg = 0;
  134. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, NULL);
  135. while (dev && reg < MAX_MCE_REGS) {
  136. mce_regs[reg].name = kasprintf(GFP_KERNEL,
  137. "mc%d_mcdebug_errsta", reg);
  138. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x730);
  139. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, dev);
  140. reg++;
  141. }
  142. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  143. if (dev && reg+4 < MAX_MCE_REGS) {
  144. mce_regs[reg].name = "iobdbg_IntStatus1";
  145. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x438);
  146. reg++;
  147. mce_regs[reg].name = "iobdbg_IOCTbusIntDbgReg";
  148. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x454);
  149. reg++;
  150. mce_regs[reg].name = "iobiom_IntStatus";
  151. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc10);
  152. reg++;
  153. mce_regs[reg].name = "iobiom_IntDbgReg";
  154. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc1c);
  155. reg++;
  156. }
  157. dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa009, NULL);
  158. if (dev && reg+2 < MAX_MCE_REGS) {
  159. mce_regs[reg].name = "l2csts_IntStatus";
  160. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x200);
  161. reg++;
  162. mce_regs[reg].name = "l2csts_Cnt";
  163. mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x214);
  164. reg++;
  165. }
  166. num_mce_regs = reg;
  167. return 0;
  168. }
  169. machine_device_initcall(pasemi, pas_setup_mce_regs);
  170. #ifdef CONFIG_PPC_PASEMI_NEMO
  171. static void sb600_8259_cascade(struct irq_desc *desc)
  172. {
  173. struct irq_chip *chip = irq_desc_get_chip(desc);
  174. unsigned int cascade_irq = i8259_irq();
  175. if (cascade_irq)
  176. generic_handle_irq(cascade_irq);
  177. chip->irq_eoi(&desc->irq_data);
  178. }
  179. static void __init nemo_init_IRQ(struct mpic *mpic)
  180. {
  181. struct device_node *np;
  182. int gpio_virq;
  183. /* Connect the SB600's legacy i8259 controller */
  184. np = of_find_node_by_path("/pxp@0,e0000000");
  185. i8259_init(np, 0);
  186. of_node_put(np);
  187. gpio_virq = irq_create_mapping(NULL, 3);
  188. irq_set_irq_type(gpio_virq, IRQ_TYPE_LEVEL_HIGH);
  189. irq_set_chained_handler(gpio_virq, sb600_8259_cascade);
  190. mpic_unmask_irq(irq_get_irq_data(gpio_virq));
  191. irq_set_default_host(mpic->irqhost);
  192. }
  193. #else
  194. static inline void nemo_init_IRQ(struct mpic *mpic)
  195. {
  196. }
  197. #endif
  198. static __init void pas_init_IRQ(void)
  199. {
  200. struct device_node *np;
  201. struct device_node *root, *mpic_node;
  202. unsigned long openpic_addr;
  203. const unsigned int *opprop;
  204. int naddr, opplen;
  205. int mpic_flags;
  206. const unsigned int *nmiprop;
  207. struct mpic *mpic;
  208. mpic_node = NULL;
  209. for_each_node_by_type(np, "interrupt-controller")
  210. if (of_device_is_compatible(np, "open-pic")) {
  211. mpic_node = np;
  212. break;
  213. }
  214. if (!mpic_node)
  215. for_each_node_by_type(np, "open-pic") {
  216. mpic_node = np;
  217. break;
  218. }
  219. if (!mpic_node) {
  220. pr_err("Failed to locate the MPIC interrupt controller\n");
  221. return;
  222. }
  223. /* Find address list in /platform-open-pic */
  224. root = of_find_node_by_path("/");
  225. naddr = of_n_addr_cells(root);
  226. opprop = of_get_property(root, "platform-open-pic", &opplen);
  227. if (!opprop) {
  228. pr_err("No platform-open-pic property.\n");
  229. of_node_put(root);
  230. return;
  231. }
  232. openpic_addr = of_read_number(opprop, naddr);
  233. pr_debug("OpenPIC addr: %lx\n", openpic_addr);
  234. mpic_flags = MPIC_LARGE_VECTORS | MPIC_NO_BIAS | MPIC_NO_RESET;
  235. nmiprop = of_get_property(mpic_node, "nmi-source", NULL);
  236. if (nmiprop)
  237. mpic_flags |= MPIC_ENABLE_MCK;
  238. mpic = mpic_alloc(mpic_node, openpic_addr,
  239. mpic_flags, 0, 0, "PASEMI-OPIC");
  240. BUG_ON(!mpic);
  241. mpic_assign_isu(mpic, 0, mpic->paddr + 0x10000);
  242. mpic_init(mpic);
  243. /* The NMI/MCK source needs to be prio 15 */
  244. if (nmiprop) {
  245. nmi_virq = irq_create_mapping(NULL, *nmiprop);
  246. mpic_irq_set_priority(nmi_virq, 15);
  247. irq_set_irq_type(nmi_virq, IRQ_TYPE_EDGE_RISING);
  248. mpic_unmask_irq(irq_get_irq_data(nmi_virq));
  249. }
  250. nemo_init_IRQ(mpic);
  251. of_node_put(mpic_node);
  252. of_node_put(root);
  253. }
  254. static void __init pas_progress(char *s, unsigned short hex)
  255. {
  256. printk("[%04x] : %s\n", hex, s ? s : "");
  257. }
  258. static int pas_machine_check_handler(struct pt_regs *regs)
  259. {
  260. int cpu = smp_processor_id();
  261. unsigned long srr0, srr1, dsisr;
  262. int dump_slb = 0;
  263. int i;
  264. srr0 = regs->nip;
  265. srr1 = regs->msr;
  266. if (nmi_virq && mpic_get_mcirq() == nmi_virq) {
  267. pr_err("NMI delivered\n");
  268. debugger(regs);
  269. mpic_end_irq(irq_get_irq_data(nmi_virq));
  270. goto out;
  271. }
  272. dsisr = mfspr(SPRN_DSISR);
  273. pr_err("Machine Check on CPU %d\n", cpu);
  274. pr_err("SRR0 0x%016lx SRR1 0x%016lx\n", srr0, srr1);
  275. pr_err("DSISR 0x%016lx DAR 0x%016lx\n", dsisr, regs->dar);
  276. pr_err("BER 0x%016lx MER 0x%016lx\n", mfspr(SPRN_PA6T_BER),
  277. mfspr(SPRN_PA6T_MER));
  278. pr_err("IER 0x%016lx DER 0x%016lx\n", mfspr(SPRN_PA6T_IER),
  279. mfspr(SPRN_PA6T_DER));
  280. pr_err("Cause:\n");
  281. if (srr1 & 0x200000)
  282. pr_err("Signalled by SDC\n");
  283. if (srr1 & 0x100000) {
  284. pr_err("Load/Store detected error:\n");
  285. if (dsisr & 0x8000)
  286. pr_err("D-cache ECC double-bit error or bus error\n");
  287. if (dsisr & 0x4000)
  288. pr_err("LSU snoop response error\n");
  289. if (dsisr & 0x2000) {
  290. pr_err("MMU SLB multi-hit or invalid B field\n");
  291. dump_slb = 1;
  292. }
  293. if (dsisr & 0x1000)
  294. pr_err("Recoverable Duptags\n");
  295. if (dsisr & 0x800)
  296. pr_err("Recoverable D-cache parity error count overflow\n");
  297. if (dsisr & 0x400)
  298. pr_err("TLB parity error count overflow\n");
  299. }
  300. if (srr1 & 0x80000)
  301. pr_err("Bus Error\n");
  302. if (srr1 & 0x40000) {
  303. pr_err("I-side SLB multiple hit\n");
  304. dump_slb = 1;
  305. }
  306. if (srr1 & 0x20000)
  307. pr_err("I-cache parity error hit\n");
  308. if (num_mce_regs == 0)
  309. pr_err("No MCE registers mapped yet, can't dump\n");
  310. else
  311. pr_err("SoC debug registers:\n");
  312. for (i = 0; i < num_mce_regs; i++)
  313. pr_err("%s: 0x%08x\n", mce_regs[i].name,
  314. in_le32(mce_regs[i].addr));
  315. if (dump_slb) {
  316. unsigned long e, v;
  317. int i;
  318. pr_err("slb contents:\n");
  319. for (i = 0; i < mmu_slb_size; i++) {
  320. asm volatile("slbmfee %0,%1" : "=r" (e) : "r" (i));
  321. asm volatile("slbmfev %0,%1" : "=r" (v) : "r" (i));
  322. pr_err("%02d %016lx %016lx\n", i, e, v);
  323. }
  324. }
  325. out:
  326. /* SRR1[62] is from MSR[62] if recoverable, so pass that back */
  327. return !!(srr1 & 0x2);
  328. }
  329. static const struct of_device_id pasemi_bus_ids[] = {
  330. /* Unfortunately needed for legacy firmwares */
  331. { .type = "localbus", },
  332. { .type = "sdc", },
  333. /* These are the proper entries, which newer firmware uses */
  334. { .compatible = "pasemi,localbus", },
  335. { .compatible = "pasemi,sdc", },
  336. {},
  337. };
  338. static int __init pasemi_publish_devices(void)
  339. {
  340. /* Publish OF platform devices for SDC and other non-PCI devices */
  341. of_platform_bus_probe(NULL, pasemi_bus_ids, NULL);
  342. nemo_init_rtc();
  343. return 0;
  344. }
  345. machine_device_initcall(pasemi, pasemi_publish_devices);
  346. /*
  347. * Called very early, MMU is off, device-tree isn't unflattened
  348. */
  349. static int __init pas_probe(void)
  350. {
  351. if (!of_machine_is_compatible("PA6T-1682M") &&
  352. !of_machine_is_compatible("pasemi,pwrficient"))
  353. return 0;
  354. #ifdef CONFIG_PPC_PASEMI_NEMO
  355. /*
  356. * Check for the Nemo motherboard here, if we are running on one
  357. * change the machine definition to fit
  358. */
  359. if (of_machine_is_compatible("pasemi,nemo")) {
  360. pm_power_off = pas_shutdown;
  361. ppc_md.name = "A-EON Amigaone X1000";
  362. }
  363. #endif
  364. iommu_init_early_pasemi();
  365. return 1;
  366. }
  367. define_machine(pasemi) {
  368. .name = "PA Semi PWRficient",
  369. .probe = pas_probe,
  370. .setup_arch = pas_setup_arch,
  371. .discover_phbs = pas_pci_init,
  372. .init_IRQ = pas_init_IRQ,
  373. .get_irq = mpic_get_irq,
  374. .restart = pas_restart,
  375. .get_boot_time = pas_get_boot_time,
  376. .calibrate_decr = generic_calibrate_decr,
  377. .progress = pas_progress,
  378. .machine_check_exception = pas_machine_check_handler,
  379. };