fsl_uli1575.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * ULI M1575 setup code - specific to Freescale boards
  4. *
  5. * Copyright 2007 Freescale Semiconductor Inc.
  6. */
  7. #include <linux/stddef.h>
  8. #include <linux/kernel.h>
  9. #include <linux/pci.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/mc146818rtc.h>
  12. #include <linux/of_irq.h>
  13. #include <asm/pci-bridge.h>
  14. #define ULI_PIRQA 0x08
  15. #define ULI_PIRQB 0x09
  16. #define ULI_PIRQC 0x0a
  17. #define ULI_PIRQD 0x0b
  18. #define ULI_PIRQE 0x0c
  19. #define ULI_PIRQF 0x0d
  20. #define ULI_PIRQG 0x0e
  21. #define ULI_8259_NONE 0x00
  22. #define ULI_8259_IRQ1 0x08
  23. #define ULI_8259_IRQ3 0x02
  24. #define ULI_8259_IRQ4 0x04
  25. #define ULI_8259_IRQ5 0x05
  26. #define ULI_8259_IRQ6 0x07
  27. #define ULI_8259_IRQ7 0x06
  28. #define ULI_8259_IRQ9 0x01
  29. #define ULI_8259_IRQ10 0x03
  30. #define ULI_8259_IRQ11 0x09
  31. #define ULI_8259_IRQ12 0x0b
  32. #define ULI_8259_IRQ14 0x0d
  33. #define ULI_8259_IRQ15 0x0f
  34. u8 uli_pirq_to_irq[8] = {
  35. ULI_8259_IRQ9, /* PIRQA */
  36. ULI_8259_IRQ10, /* PIRQB */
  37. ULI_8259_IRQ11, /* PIRQC */
  38. ULI_8259_IRQ12, /* PIRQD */
  39. ULI_8259_IRQ5, /* PIRQE */
  40. ULI_8259_IRQ6, /* PIRQF */
  41. ULI_8259_IRQ7, /* PIRQG */
  42. ULI_8259_NONE, /* PIRQH */
  43. };
  44. static inline bool is_quirk_valid(void)
  45. {
  46. return (machine_is(mpc86xx_hpcn) ||
  47. machine_is(mpc8544_ds) ||
  48. machine_is(p2020_ds) ||
  49. machine_is(mpc8572_ds));
  50. }
  51. /* Bridge */
  52. static void early_uli5249(struct pci_dev *dev)
  53. {
  54. unsigned char temp;
  55. if (!is_quirk_valid())
  56. return;
  57. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO |
  58. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  59. /* read/write lock */
  60. pci_read_config_byte(dev, 0x7c, &temp);
  61. pci_write_config_byte(dev, 0x7c, 0x80);
  62. /* set as P2P bridge */
  63. pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
  64. dev->class |= 0x1;
  65. /* restore lock */
  66. pci_write_config_byte(dev, 0x7c, temp);
  67. }
  68. static void quirk_uli1575(struct pci_dev *dev)
  69. {
  70. int i;
  71. if (!is_quirk_valid())
  72. return;
  73. /*
  74. * ULI1575 interrupts route setup
  75. */
  76. /* ULI1575 IRQ mapping conf register maps PIRQx to IRQn */
  77. for (i = 0; i < 4; i++) {
  78. u8 val = uli_pirq_to_irq[i*2] | (uli_pirq_to_irq[i*2+1] << 4);
  79. pci_write_config_byte(dev, 0x48 + i, val);
  80. }
  81. /* USB 1.1 OHCI controller 1: dev 28, func 0 - IRQ12 */
  82. pci_write_config_byte(dev, 0x86, ULI_PIRQD);
  83. /* USB 1.1 OHCI controller 2: dev 28, func 1 - IRQ9 */
  84. pci_write_config_byte(dev, 0x87, ULI_PIRQA);
  85. /* USB 1.1 OHCI controller 3: dev 28, func 2 - IRQ10 */
  86. pci_write_config_byte(dev, 0x88, ULI_PIRQB);
  87. /* Lan controller: dev 27, func 0 - IRQ6 */
  88. pci_write_config_byte(dev, 0x89, ULI_PIRQF);
  89. /* AC97 Audio controller: dev 29, func 0 - IRQ6 */
  90. pci_write_config_byte(dev, 0x8a, ULI_PIRQF);
  91. /* Modem controller: dev 29, func 1 - IRQ6 */
  92. pci_write_config_byte(dev, 0x8b, ULI_PIRQF);
  93. /* HD Audio controller: dev 29, func 2 - IRQ6 */
  94. pci_write_config_byte(dev, 0x8c, ULI_PIRQF);
  95. /* SATA controller: dev 31, func 1 - IRQ5 */
  96. pci_write_config_byte(dev, 0x8d, ULI_PIRQE);
  97. /* SMB interrupt: dev 30, func 1 - IRQ7 */
  98. pci_write_config_byte(dev, 0x8e, ULI_PIRQG);
  99. /* PMU ACPI SCI interrupt: dev 30, func 2 - IRQ7 */
  100. pci_write_config_byte(dev, 0x8f, ULI_PIRQG);
  101. /* USB 2.0 controller: dev 28, func 3 */
  102. pci_write_config_byte(dev, 0x74, ULI_8259_IRQ11);
  103. /* Primary PATA IDE IRQ: 14
  104. * Secondary PATA IDE IRQ: 15
  105. */
  106. pci_write_config_byte(dev, 0x44, 0x30 | ULI_8259_IRQ14);
  107. pci_write_config_byte(dev, 0x75, ULI_8259_IRQ15);
  108. }
  109. static void quirk_final_uli1575(struct pci_dev *dev)
  110. {
  111. /* Set i8259 interrupt trigger
  112. * IRQ 3: Level
  113. * IRQ 4: Level
  114. * IRQ 5: Level
  115. * IRQ 6: Level
  116. * IRQ 7: Level
  117. * IRQ 9: Level
  118. * IRQ 10: Level
  119. * IRQ 11: Level
  120. * IRQ 12: Level
  121. * IRQ 14: Edge
  122. * IRQ 15: Edge
  123. */
  124. if (!is_quirk_valid())
  125. return;
  126. outb(0xfa, 0x4d0);
  127. outb(0x1e, 0x4d1);
  128. /* setup RTC */
  129. CMOS_WRITE(RTC_SET, RTC_CONTROL);
  130. CMOS_WRITE(RTC_24H, RTC_CONTROL);
  131. /* ensure month, date, and week alarm fields are ignored */
  132. CMOS_WRITE(0, RTC_VALID);
  133. outb_p(0x7c, 0x72);
  134. outb_p(RTC_ALARM_DONT_CARE, 0x73);
  135. outb_p(0x7d, 0x72);
  136. outb_p(RTC_ALARM_DONT_CARE, 0x73);
  137. }
  138. /* SATA */
  139. static void quirk_uli5288(struct pci_dev *dev)
  140. {
  141. unsigned char c;
  142. unsigned int d;
  143. if (!is_quirk_valid())
  144. return;
  145. /* read/write lock */
  146. pci_read_config_byte(dev, 0x83, &c);
  147. pci_write_config_byte(dev, 0x83, c|0x80);
  148. pci_read_config_dword(dev, PCI_CLASS_REVISION, &d);
  149. d = (d & 0xff) | (PCI_CLASS_STORAGE_SATA_AHCI << 8);
  150. pci_write_config_dword(dev, PCI_CLASS_REVISION, d);
  151. /* restore lock */
  152. pci_write_config_byte(dev, 0x83, c);
  153. /* disable emulated PATA mode enabled */
  154. pci_read_config_byte(dev, 0x84, &c);
  155. pci_write_config_byte(dev, 0x84, c & ~0x01);
  156. }
  157. /* PATA */
  158. static void quirk_uli5229(struct pci_dev *dev)
  159. {
  160. unsigned short temp;
  161. if (!is_quirk_valid())
  162. return;
  163. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE |
  164. PCI_COMMAND_MASTER | PCI_COMMAND_IO);
  165. /* Enable Native IRQ 14/15 */
  166. pci_read_config_word(dev, 0x4a, &temp);
  167. pci_write_config_word(dev, 0x4a, temp | 0x1000);
  168. }
  169. /* We have to do a dummy read on the P2P for the RTC to work, WTF */
  170. static void quirk_final_uli5249(struct pci_dev *dev)
  171. {
  172. int i;
  173. u8 *dummy;
  174. struct pci_bus *bus = dev->bus;
  175. struct resource *res;
  176. resource_size_t end = 0;
  177. for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCES+3; i++) {
  178. unsigned long flags = pci_resource_flags(dev, i);
  179. if ((flags & (IORESOURCE_MEM|IORESOURCE_PREFETCH)) == IORESOURCE_MEM)
  180. end = pci_resource_end(dev, i);
  181. }
  182. pci_bus_for_each_resource(bus, res, i) {
  183. if (res && res->flags & IORESOURCE_MEM) {
  184. if (res->end == end)
  185. dummy = ioremap(res->start, 0x4);
  186. else
  187. dummy = ioremap(res->end - 3, 0x4);
  188. if (dummy) {
  189. in_8(dummy);
  190. iounmap(dummy);
  191. }
  192. break;
  193. }
  194. }
  195. }
  196. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, 0x5249, early_uli5249);
  197. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, quirk_uli1575);
  198. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, quirk_uli5288);
  199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5249, quirk_final_uli5249);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x1575, quirk_final_uli1575);
  202. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
  203. static void hpcd_quirk_uli1575(struct pci_dev *dev)
  204. {
  205. u32 temp32;
  206. if (!machine_is(mpc86xx_hpcd))
  207. return;
  208. /* Disable INTx */
  209. pci_read_config_dword(dev, 0x48, &temp32);
  210. pci_write_config_dword(dev, 0x48, (temp32 | 1<<26));
  211. /* Enable sideband interrupt */
  212. pci_read_config_dword(dev, 0x90, &temp32);
  213. pci_write_config_dword(dev, 0x90, (temp32 | 1<<22));
  214. }
  215. static void hpcd_quirk_uli5288(struct pci_dev *dev)
  216. {
  217. unsigned char c;
  218. if (!machine_is(mpc86xx_hpcd))
  219. return;
  220. pci_read_config_byte(dev, 0x83, &c);
  221. c |= 0x80;
  222. pci_write_config_byte(dev, 0x83, c);
  223. pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
  224. pci_write_config_byte(dev, PCI_CLASS_DEVICE, 0x06);
  225. pci_read_config_byte(dev, 0x83, &c);
  226. c &= 0x7f;
  227. pci_write_config_byte(dev, 0x83, c);
  228. }
  229. /*
  230. * Since 8259PIC was disabled on the board, the IDE device can not
  231. * use the legacy IRQ, we need to let the IDE device work under
  232. * native mode and use the interrupt line like other PCI devices.
  233. * IRQ14 is a sideband interrupt from IDE device to CPU and we use this
  234. * as the interrupt for IDE device.
  235. */
  236. static void hpcd_quirk_uli5229(struct pci_dev *dev)
  237. {
  238. unsigned char c;
  239. if (!machine_is(mpc86xx_hpcd))
  240. return;
  241. pci_read_config_byte(dev, 0x4b, &c);
  242. c |= 0x10;
  243. pci_write_config_byte(dev, 0x4b, c);
  244. }
  245. /*
  246. * SATA interrupt pin bug fix
  247. * There's a chip bug for 5288, The interrupt pin should be 2,
  248. * not the read only value 1, So it use INTB#, not INTA# which
  249. * actually used by the IDE device 5229.
  250. * As of this bug, during the PCI initialization, 5288 read the
  251. * irq of IDE device from the device tree, this function fix this
  252. * bug by re-assigning a correct irq to 5288.
  253. *
  254. */
  255. static void hpcd_final_uli5288(struct pci_dev *dev)
  256. {
  257. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  258. struct device_node *hosenode = hose ? hose->dn : NULL;
  259. struct of_phandle_args oirq;
  260. u32 laddr[3];
  261. if (!machine_is(mpc86xx_hpcd))
  262. return;
  263. if (!hosenode)
  264. return;
  265. oirq.np = hosenode;
  266. oirq.args[0] = 2;
  267. oirq.args_count = 1;
  268. laddr[0] = (hose->first_busno << 16) | (PCI_DEVFN(31, 0) << 8);
  269. laddr[1] = laddr[2] = 0;
  270. of_irq_parse_raw(laddr, &oirq);
  271. dev->irq = irq_create_of_mapping(&oirq);
  272. }
  273. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, hpcd_quirk_uli1575);
  274. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, hpcd_quirk_uli5288);
  275. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, hpcd_quirk_uli5229);
  276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5288, hpcd_final_uli5288);
  277. int uli_exclude_device(struct pci_controller *hose,
  278. u_char bus, u_char devfn)
  279. {
  280. if (bus == (hose->first_busno + 2)) {
  281. /* exclude Modem controller */
  282. if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 1))
  283. return PCIBIOS_DEVICE_NOT_FOUND;
  284. /* exclude HD Audio controller */
  285. if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 2))
  286. return PCIBIOS_DEVICE_NOT_FOUND;
  287. }
  288. return PCIBIOS_SUCCESSFUL;
  289. }