hlwd-pic.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * arch/powerpc/platforms/embedded6xx/hlwd-pic.c
  4. *
  5. * Nintendo Wii "Hollywood" interrupt controller support.
  6. * Copyright (C) 2009 The GameCube Linux Team
  7. * Copyright (C) 2009 Albert Herranz
  8. */
  9. #define DRV_MODULE_NAME "hlwd-pic"
  10. #define pr_fmt(fmt) DRV_MODULE_NAME ": " fmt
  11. #include <linux/kernel.h>
  12. #include <linux/irq.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_irq.h>
  16. #include <asm/io.h>
  17. #include "hlwd-pic.h"
  18. #define HLWD_NR_IRQS 32
  19. /*
  20. * Each interrupt has a corresponding bit in both
  21. * the Interrupt Cause (ICR) and Interrupt Mask (IMR) registers.
  22. *
  23. * Enabling/disabling an interrupt line involves asserting/clearing
  24. * the corresponding bit in IMR. ACK'ing a request simply involves
  25. * asserting the corresponding bit in ICR.
  26. */
  27. #define HW_BROADWAY_ICR 0x00
  28. #define HW_BROADWAY_IMR 0x04
  29. #define HW_STARLET_ICR 0x08
  30. #define HW_STARLET_IMR 0x0c
  31. /*
  32. * IRQ chip hooks.
  33. *
  34. */
  35. static void hlwd_pic_mask_and_ack(struct irq_data *d)
  36. {
  37. int irq = irqd_to_hwirq(d);
  38. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  39. u32 mask = 1 << irq;
  40. clrbits32(io_base + HW_BROADWAY_IMR, mask);
  41. out_be32(io_base + HW_BROADWAY_ICR, mask);
  42. }
  43. static void hlwd_pic_ack(struct irq_data *d)
  44. {
  45. int irq = irqd_to_hwirq(d);
  46. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  47. out_be32(io_base + HW_BROADWAY_ICR, 1 << irq);
  48. }
  49. static void hlwd_pic_mask(struct irq_data *d)
  50. {
  51. int irq = irqd_to_hwirq(d);
  52. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  53. clrbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
  54. }
  55. static void hlwd_pic_unmask(struct irq_data *d)
  56. {
  57. int irq = irqd_to_hwirq(d);
  58. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  59. setbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
  60. /* Make sure the ARM (aka. Starlet) doesn't handle this interrupt. */
  61. clrbits32(io_base + HW_STARLET_IMR, 1 << irq);
  62. }
  63. static struct irq_chip hlwd_pic = {
  64. .name = "hlwd-pic",
  65. .irq_ack = hlwd_pic_ack,
  66. .irq_mask_ack = hlwd_pic_mask_and_ack,
  67. .irq_mask = hlwd_pic_mask,
  68. .irq_unmask = hlwd_pic_unmask,
  69. };
  70. /*
  71. * IRQ host hooks.
  72. *
  73. */
  74. static struct irq_domain *hlwd_irq_host;
  75. static int hlwd_pic_map(struct irq_domain *h, unsigned int virq,
  76. irq_hw_number_t hwirq)
  77. {
  78. irq_set_chip_data(virq, h->host_data);
  79. irq_set_status_flags(virq, IRQ_LEVEL);
  80. irq_set_chip_and_handler(virq, &hlwd_pic, handle_level_irq);
  81. return 0;
  82. }
  83. static const struct irq_domain_ops hlwd_irq_domain_ops = {
  84. .map = hlwd_pic_map,
  85. };
  86. static unsigned int __hlwd_pic_get_irq(struct irq_domain *h)
  87. {
  88. void __iomem *io_base = h->host_data;
  89. u32 irq_status;
  90. irq_status = in_be32(io_base + HW_BROADWAY_ICR) &
  91. in_be32(io_base + HW_BROADWAY_IMR);
  92. if (irq_status == 0)
  93. return 0; /* no more IRQs pending */
  94. return __ffs(irq_status);
  95. }
  96. static void hlwd_pic_irq_cascade(struct irq_desc *desc)
  97. {
  98. struct irq_chip *chip = irq_desc_get_chip(desc);
  99. struct irq_domain *irq_domain = irq_desc_get_handler_data(desc);
  100. unsigned int hwirq;
  101. raw_spin_lock(&desc->lock);
  102. chip->irq_mask(&desc->irq_data); /* IRQ_LEVEL */
  103. raw_spin_unlock(&desc->lock);
  104. hwirq = __hlwd_pic_get_irq(irq_domain);
  105. if (hwirq)
  106. generic_handle_domain_irq(irq_domain, hwirq);
  107. else
  108. pr_err("spurious interrupt!\n");
  109. raw_spin_lock(&desc->lock);
  110. chip->irq_ack(&desc->irq_data); /* IRQ_LEVEL */
  111. if (!irqd_irq_disabled(&desc->irq_data) && chip->irq_unmask)
  112. chip->irq_unmask(&desc->irq_data);
  113. raw_spin_unlock(&desc->lock);
  114. }
  115. /*
  116. * Platform hooks.
  117. *
  118. */
  119. static void __hlwd_quiesce(void __iomem *io_base)
  120. {
  121. /* mask and ack all IRQs */
  122. out_be32(io_base + HW_BROADWAY_IMR, 0);
  123. out_be32(io_base + HW_BROADWAY_ICR, 0xffffffff);
  124. }
  125. static struct irq_domain *__init hlwd_pic_init(struct device_node *np)
  126. {
  127. struct irq_domain *irq_domain;
  128. struct resource res;
  129. void __iomem *io_base;
  130. int retval;
  131. retval = of_address_to_resource(np, 0, &res);
  132. if (retval) {
  133. pr_err("no io memory range found\n");
  134. return NULL;
  135. }
  136. io_base = ioremap(res.start, resource_size(&res));
  137. if (!io_base) {
  138. pr_err("ioremap failed\n");
  139. return NULL;
  140. }
  141. pr_info("controller at 0x%pa mapped to 0x%p\n", &res.start, io_base);
  142. __hlwd_quiesce(io_base);
  143. irq_domain = irq_domain_add_linear(np, HLWD_NR_IRQS,
  144. &hlwd_irq_domain_ops, io_base);
  145. if (!irq_domain) {
  146. pr_err("failed to allocate irq_domain\n");
  147. iounmap(io_base);
  148. return NULL;
  149. }
  150. return irq_domain;
  151. }
  152. unsigned int hlwd_pic_get_irq(void)
  153. {
  154. unsigned int hwirq = __hlwd_pic_get_irq(hlwd_irq_host);
  155. return hwirq ? irq_linear_revmap(hlwd_irq_host, hwirq) : 0;
  156. }
  157. /*
  158. * Probe function.
  159. *
  160. */
  161. void __init hlwd_pic_probe(void)
  162. {
  163. struct irq_domain *host;
  164. struct device_node *np;
  165. const u32 *interrupts;
  166. int cascade_virq;
  167. for_each_compatible_node(np, NULL, "nintendo,hollywood-pic") {
  168. interrupts = of_get_property(np, "interrupts", NULL);
  169. if (interrupts) {
  170. host = hlwd_pic_init(np);
  171. BUG_ON(!host);
  172. cascade_virq = irq_of_parse_and_map(np, 0);
  173. irq_set_handler_data(cascade_virq, host);
  174. irq_set_chained_handler(cascade_virq,
  175. hlwd_pic_irq_cascade);
  176. hlwd_irq_host = host;
  177. of_node_put(np);
  178. break;
  179. }
  180. }
  181. }
  182. /**
  183. * hlwd_quiesce() - quiesce hollywood irq controller
  184. *
  185. * Mask and ack all interrupt sources.
  186. *
  187. */
  188. void hlwd_quiesce(void)
  189. {
  190. void __iomem *io_base = hlwd_irq_host->host_data;
  191. __hlwd_quiesce(io_base);
  192. }