usb.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Freescale 83xx USB SOC setup code
  4. *
  5. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  6. * Author: Li Yang
  7. */
  8. #include <linux/stddef.h>
  9. #include <linux/kernel.h>
  10. #include <linux/errno.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <asm/io.h>
  14. #include <sysdev/fsl_soc.h>
  15. #include "mpc83xx.h"
  16. #ifdef CONFIG_PPC_MPC834x
  17. int __init mpc834x_usb_cfg(void)
  18. {
  19. unsigned long sccr, sicrl, sicrh;
  20. void __iomem *immap;
  21. struct device_node *np = NULL;
  22. int port0_is_dr = 0, port1_is_dr = 0;
  23. const void *prop, *dr_mode;
  24. immap = ioremap(get_immrbase(), 0x1000);
  25. if (!immap)
  26. return -ENOMEM;
  27. /* Read registers */
  28. /* Note: DR and MPH must use the same clock setting in SCCR */
  29. sccr = in_be32(immap + MPC83XX_SCCR_OFFS) & ~MPC83XX_SCCR_USB_MASK;
  30. sicrl = in_be32(immap + MPC83XX_SICRL_OFFS) & ~MPC834X_SICRL_USB_MASK;
  31. sicrh = in_be32(immap + MPC83XX_SICRH_OFFS) & ~MPC834X_SICRH_USB_UTMI;
  32. np = of_find_compatible_node(NULL, NULL, "fsl-usb2-dr");
  33. if (np) {
  34. sccr |= MPC83XX_SCCR_USB_DRCM_11; /* 1:3 */
  35. prop = of_get_property(np, "phy_type", NULL);
  36. port1_is_dr = 1;
  37. if (prop && (!strcmp(prop, "utmi") ||
  38. !strcmp(prop, "utmi_wide"))) {
  39. sicrl |= MPC834X_SICRL_USB0 | MPC834X_SICRL_USB1;
  40. sicrh |= MPC834X_SICRH_USB_UTMI;
  41. port0_is_dr = 1;
  42. } else if (prop && !strcmp(prop, "serial")) {
  43. dr_mode = of_get_property(np, "dr_mode", NULL);
  44. if (dr_mode && !strcmp(dr_mode, "otg")) {
  45. sicrl |= MPC834X_SICRL_USB0 | MPC834X_SICRL_USB1;
  46. port0_is_dr = 1;
  47. } else {
  48. sicrl |= MPC834X_SICRL_USB1;
  49. }
  50. } else if (prop && !strcmp(prop, "ulpi")) {
  51. sicrl |= MPC834X_SICRL_USB1;
  52. } else {
  53. printk(KERN_WARNING "834x USB PHY type not supported\n");
  54. }
  55. of_node_put(np);
  56. }
  57. np = of_find_compatible_node(NULL, NULL, "fsl-usb2-mph");
  58. if (np) {
  59. sccr |= MPC83XX_SCCR_USB_MPHCM_11; /* 1:3 */
  60. prop = of_get_property(np, "port0", NULL);
  61. if (prop) {
  62. if (port0_is_dr)
  63. printk(KERN_WARNING
  64. "834x USB port0 can't be used by both DR and MPH!\n");
  65. sicrl &= ~MPC834X_SICRL_USB0;
  66. }
  67. prop = of_get_property(np, "port1", NULL);
  68. if (prop) {
  69. if (port1_is_dr)
  70. printk(KERN_WARNING
  71. "834x USB port1 can't be used by both DR and MPH!\n");
  72. sicrl &= ~MPC834X_SICRL_USB1;
  73. }
  74. of_node_put(np);
  75. }
  76. /* Write back */
  77. out_be32(immap + MPC83XX_SCCR_OFFS, sccr);
  78. out_be32(immap + MPC83XX_SICRL_OFFS, sicrl);
  79. out_be32(immap + MPC83XX_SICRH_OFFS, sicrh);
  80. iounmap(immap);
  81. return 0;
  82. }
  83. #endif /* CONFIG_PPC_MPC834x */
  84. #ifdef CONFIG_PPC_MPC831x
  85. int __init mpc831x_usb_cfg(void)
  86. {
  87. u32 temp;
  88. void __iomem *immap, *usb_regs;
  89. struct device_node *np = NULL;
  90. struct device_node *immr_node = NULL;
  91. const void *prop;
  92. struct resource res;
  93. int ret = 0;
  94. #ifdef CONFIG_USB_OTG
  95. const void *dr_mode;
  96. #endif
  97. np = of_find_compatible_node(NULL, NULL, "fsl-usb2-dr");
  98. if (!np)
  99. return -ENODEV;
  100. prop = of_get_property(np, "phy_type", NULL);
  101. /* Map IMMR space for pin and clock settings */
  102. immap = ioremap(get_immrbase(), 0x1000);
  103. if (!immap) {
  104. of_node_put(np);
  105. return -ENOMEM;
  106. }
  107. /* Configure clock */
  108. immr_node = of_get_parent(np);
  109. if (immr_node && (of_device_is_compatible(immr_node, "fsl,mpc8315-immr") ||
  110. of_device_is_compatible(immr_node, "fsl,mpc8308-immr")))
  111. clrsetbits_be32(immap + MPC83XX_SCCR_OFFS,
  112. MPC8315_SCCR_USB_MASK,
  113. MPC8315_SCCR_USB_DRCM_01);
  114. else
  115. clrsetbits_be32(immap + MPC83XX_SCCR_OFFS,
  116. MPC83XX_SCCR_USB_MASK,
  117. MPC83XX_SCCR_USB_DRCM_11);
  118. /* Configure pin mux for ULPI. There is no pin mux for UTMI */
  119. if (prop && !strcmp(prop, "ulpi")) {
  120. if (of_device_is_compatible(immr_node, "fsl,mpc8308-immr")) {
  121. clrsetbits_be32(immap + MPC83XX_SICRH_OFFS,
  122. MPC8308_SICRH_USB_MASK,
  123. MPC8308_SICRH_USB_ULPI);
  124. } else if (of_device_is_compatible(immr_node, "fsl,mpc8315-immr")) {
  125. clrsetbits_be32(immap + MPC83XX_SICRL_OFFS,
  126. MPC8315_SICRL_USB_MASK,
  127. MPC8315_SICRL_USB_ULPI);
  128. clrsetbits_be32(immap + MPC83XX_SICRH_OFFS,
  129. MPC8315_SICRH_USB_MASK,
  130. MPC8315_SICRH_USB_ULPI);
  131. } else {
  132. clrsetbits_be32(immap + MPC83XX_SICRL_OFFS,
  133. MPC831X_SICRL_USB_MASK,
  134. MPC831X_SICRL_USB_ULPI);
  135. clrsetbits_be32(immap + MPC83XX_SICRH_OFFS,
  136. MPC831X_SICRH_USB_MASK,
  137. MPC831X_SICRH_USB_ULPI);
  138. }
  139. }
  140. iounmap(immap);
  141. of_node_put(immr_node);
  142. /* Map USB SOC space */
  143. ret = of_address_to_resource(np, 0, &res);
  144. if (ret) {
  145. of_node_put(np);
  146. return ret;
  147. }
  148. usb_regs = ioremap(res.start, resource_size(&res));
  149. /* Using on-chip PHY */
  150. if (prop && (!strcmp(prop, "utmi_wide") ||
  151. !strcmp(prop, "utmi"))) {
  152. u32 refsel;
  153. if (of_device_is_compatible(immr_node, "fsl,mpc8308-immr"))
  154. goto out;
  155. if (of_device_is_compatible(immr_node, "fsl,mpc8315-immr"))
  156. refsel = CONTROL_REFSEL_24MHZ;
  157. else
  158. refsel = CONTROL_REFSEL_48MHZ;
  159. /* Set UTMI_PHY_EN and REFSEL */
  160. out_be32(usb_regs + FSL_USB2_CONTROL_OFFS,
  161. CONTROL_UTMI_PHY_EN | refsel);
  162. /* Using external UPLI PHY */
  163. } else if (prop && !strcmp(prop, "ulpi")) {
  164. /* Set PHY_CLK_SEL to ULPI */
  165. temp = CONTROL_PHY_CLK_SEL_ULPI;
  166. #ifdef CONFIG_USB_OTG
  167. /* Set OTG_PORT */
  168. if (!of_device_is_compatible(immr_node, "fsl,mpc8308-immr")) {
  169. dr_mode = of_get_property(np, "dr_mode", NULL);
  170. if (dr_mode && !strcmp(dr_mode, "otg"))
  171. temp |= CONTROL_OTG_PORT;
  172. }
  173. #endif /* CONFIG_USB_OTG */
  174. out_be32(usb_regs + FSL_USB2_CONTROL_OFFS, temp);
  175. } else {
  176. printk(KERN_WARNING "831x USB PHY type not supported\n");
  177. ret = -EINVAL;
  178. }
  179. out:
  180. iounmap(usb_regs);
  181. of_node_put(np);
  182. return ret;
  183. }
  184. #endif /* CONFIG_PPC_MPC831x */
  185. #ifdef CONFIG_PPC_MPC837x
  186. int __init mpc837x_usb_cfg(void)
  187. {
  188. void __iomem *immap;
  189. struct device_node *np = NULL;
  190. const void *prop;
  191. int ret = 0;
  192. np = of_find_compatible_node(NULL, NULL, "fsl-usb2-dr");
  193. if (!np || !of_device_is_available(np)) {
  194. of_node_put(np);
  195. return -ENODEV;
  196. }
  197. prop = of_get_property(np, "phy_type", NULL);
  198. if (!prop || (strcmp(prop, "ulpi") && strcmp(prop, "serial"))) {
  199. printk(KERN_WARNING "837x USB PHY type not supported\n");
  200. of_node_put(np);
  201. return -EINVAL;
  202. }
  203. /* Map IMMR space for pin and clock settings */
  204. immap = ioremap(get_immrbase(), 0x1000);
  205. if (!immap) {
  206. of_node_put(np);
  207. return -ENOMEM;
  208. }
  209. /* Configure clock */
  210. clrsetbits_be32(immap + MPC83XX_SCCR_OFFS, MPC837X_SCCR_USB_DRCM_11,
  211. MPC837X_SCCR_USB_DRCM_11);
  212. /* Configure pin mux for ULPI/serial */
  213. clrsetbits_be32(immap + MPC83XX_SICRL_OFFS, MPC837X_SICRL_USB_MASK,
  214. MPC837X_SICRL_USB_ULPI);
  215. iounmap(immap);
  216. of_node_put(np);
  217. return ret;
  218. }
  219. #endif /* CONFIG_PPC_MPC837x */