mpc83xx.h 2.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __MPC83XX_H__
  3. #define __MPC83XX_H__
  4. #include <linux/init.h>
  5. #include <linux/device.h>
  6. #include <asm/pci-bridge.h>
  7. /* System Clock Control Register */
  8. #define MPC83XX_SCCR_OFFS 0xA08
  9. #define MPC83XX_SCCR_USB_MASK 0x00f00000
  10. #define MPC83XX_SCCR_USB_MPHCM_11 0x00c00000
  11. #define MPC83XX_SCCR_USB_MPHCM_01 0x00400000
  12. #define MPC83XX_SCCR_USB_MPHCM_10 0x00800000
  13. #define MPC83XX_SCCR_USB_DRCM_11 0x00300000
  14. #define MPC83XX_SCCR_USB_DRCM_01 0x00100000
  15. #define MPC83XX_SCCR_USB_DRCM_10 0x00200000
  16. #define MPC8315_SCCR_USB_MASK 0x00c00000
  17. #define MPC8315_SCCR_USB_DRCM_11 0x00c00000
  18. #define MPC8315_SCCR_USB_DRCM_01 0x00400000
  19. #define MPC837X_SCCR_USB_DRCM_11 0x00c00000
  20. /* system i/o configuration register low */
  21. #define MPC83XX_SICRL_OFFS 0x114
  22. #define MPC834X_SICRL_USB_MASK 0x60000000
  23. #define MPC834X_SICRL_USB0 0x20000000
  24. #define MPC834X_SICRL_USB1 0x40000000
  25. #define MPC831X_SICRL_USB_MASK 0x00000c00
  26. #define MPC831X_SICRL_USB_ULPI 0x00000800
  27. #define MPC8315_SICRL_USB_MASK 0x000000fc
  28. #define MPC8315_SICRL_USB_ULPI 0x00000054
  29. #define MPC837X_SICRL_USB_MASK 0xf0000000
  30. #define MPC837X_SICRL_USB_ULPI 0x50000000
  31. #define MPC837X_SICRL_USBB_MASK 0x30000000
  32. #define MPC837X_SICRL_SD 0x20000000
  33. /* system i/o configuration register high */
  34. #define MPC83XX_SICRH_OFFS 0x118
  35. #define MPC8308_SICRH_USB_MASK 0x000c0000
  36. #define MPC8308_SICRH_USB_ULPI 0x00040000
  37. #define MPC834X_SICRH_USB_UTMI 0x00020000
  38. #define MPC831X_SICRH_USB_MASK 0x000000e0
  39. #define MPC831X_SICRH_USB_ULPI 0x000000a0
  40. #define MPC8315_SICRH_USB_MASK 0x0000ff00
  41. #define MPC8315_SICRH_USB_ULPI 0x00000000
  42. #define MPC837X_SICRH_SPI_MASK 0x00000003
  43. #define MPC837X_SICRH_SD 0x00000001
  44. /* USB Control Register */
  45. #define FSL_USB2_CONTROL_OFFS 0x500
  46. #define CONTROL_UTMI_PHY_EN 0x00000200
  47. #define CONTROL_REFSEL_24MHZ 0x00000040
  48. #define CONTROL_REFSEL_48MHZ 0x00000080
  49. #define CONTROL_PHY_CLK_SEL_ULPI 0x00000400
  50. #define CONTROL_OTG_PORT 0x00000020
  51. /* USB PORTSC Registers */
  52. #define FSL_USB2_PORTSC1_OFFS 0x184
  53. #define FSL_USB2_PORTSC2_OFFS 0x188
  54. #define PORTSCX_PTW_16BIT 0x10000000
  55. #define PORTSCX_PTS_UTMI 0x00000000
  56. #define PORTSCX_PTS_ULPI 0x80000000
  57. /*
  58. * Declaration for the various functions exported by the
  59. * mpc83xx_* files. Mostly for use by mpc83xx_setup
  60. */
  61. extern void __noreturn mpc83xx_restart(char *cmd);
  62. extern long mpc83xx_time_init(void);
  63. int __init mpc837x_usb_cfg(void);
  64. int __init mpc834x_usb_cfg(void);
  65. int __init mpc831x_usb_cfg(void);
  66. extern void mpc83xx_ipic_init_IRQ(void);
  67. #ifdef CONFIG_PCI
  68. extern void mpc83xx_setup_pci(void);
  69. #else
  70. #define mpc83xx_setup_pci NULL
  71. #endif
  72. extern int mpc83xx_declare_of_platform_devices(void);
  73. extern void mpc83xx_setup_arch(void);
  74. #endif /* __MPC83XX_H__ */