vector.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #include <asm/processor.h>
  3. #include <asm/ppc_asm.h>
  4. #include <asm/reg.h>
  5. #include <asm/asm-offsets.h>
  6. #include <asm/cputable.h>
  7. #include <asm/thread_info.h>
  8. #include <asm/page.h>
  9. #include <asm/ptrace.h>
  10. #include <asm/export.h>
  11. #include <asm/asm-compat.h>
  12. /*
  13. * Load state from memory into VMX registers including VSCR.
  14. * Assumes the caller has enabled VMX in the MSR.
  15. */
  16. _GLOBAL(load_vr_state)
  17. li r4,VRSTATE_VSCR
  18. lvx v0,r4,r3
  19. mtvscr v0
  20. REST_32VRS(0,r4,r3)
  21. blr
  22. EXPORT_SYMBOL(load_vr_state)
  23. _ASM_NOKPROBE_SYMBOL(load_vr_state); /* used by restore_math */
  24. /*
  25. * Store VMX state into memory, including VSCR.
  26. * Assumes the caller has enabled VMX in the MSR.
  27. */
  28. _GLOBAL(store_vr_state)
  29. SAVE_32VRS(0, r4, r3)
  30. mfvscr v0
  31. li r4, VRSTATE_VSCR
  32. stvx v0, r4, r3
  33. lvx v0, 0, r3
  34. blr
  35. EXPORT_SYMBOL(store_vr_state)
  36. /*
  37. * Disable VMX for the task which had it previously,
  38. * and save its vector registers in its thread_struct.
  39. * Enables the VMX for use in the kernel on return.
  40. * On SMP we know the VMX is free, since we give it up every
  41. * switch (ie, no lazy save of the vector registers).
  42. *
  43. * Note that on 32-bit this can only use registers that will be
  44. * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
  45. */
  46. _GLOBAL(load_up_altivec)
  47. mfmsr r5 /* grab the current MSR */
  48. #ifdef CONFIG_PPC_BOOK3S_64
  49. /* interrupt doesn't set MSR[RI] and HPT can fault on current access */
  50. ori r5,r5,MSR_RI
  51. #endif
  52. oris r5,r5,MSR_VEC@h
  53. MTMSRD(r5) /* enable use of AltiVec now */
  54. isync
  55. /*
  56. * While userspace in general ignores VRSAVE, glibc uses it as a boolean
  57. * to optimise userspace context save/restore. Whenever we take an
  58. * altivec unavailable exception we must set VRSAVE to something non
  59. * zero. Set it to all 1s. See also the programming note in the ISA.
  60. */
  61. mfspr r4,SPRN_VRSAVE
  62. cmpwi 0,r4,0
  63. bne+ 1f
  64. li r4,-1
  65. mtspr SPRN_VRSAVE,r4
  66. 1:
  67. /* enable use of VMX after return */
  68. #ifdef CONFIG_PPC32
  69. addi r5,r2,THREAD
  70. oris r9,r9,MSR_VEC@h
  71. #else
  72. ld r4,PACACURRENT(r13)
  73. addi r5,r4,THREAD /* Get THREAD */
  74. oris r12,r12,MSR_VEC@h
  75. std r12,_MSR(r1)
  76. #ifdef CONFIG_PPC_BOOK3S_64
  77. li r4,0
  78. stb r4,PACASRR_VALID(r13)
  79. #endif
  80. #endif
  81. li r4,1
  82. stb r4,THREAD_LOAD_VEC(r5)
  83. addi r6,r5,THREAD_VRSTATE
  84. li r10,VRSTATE_VSCR
  85. stw r4,THREAD_USED_VR(r5)
  86. lvx v0,r10,r6
  87. mtvscr v0
  88. REST_32VRS(0,r4,r6)
  89. /* restore registers and return */
  90. blr
  91. _ASM_NOKPROBE_SYMBOL(load_up_altivec)
  92. /*
  93. * save_altivec(tsk)
  94. * Save the vector registers to its thread_struct
  95. */
  96. _GLOBAL(save_altivec)
  97. addi r3,r3,THREAD /* want THREAD of task */
  98. PPC_LL r7,THREAD_VRSAVEAREA(r3)
  99. PPC_LL r5,PT_REGS(r3)
  100. PPC_LCMPI 0,r7,0
  101. bne 2f
  102. addi r7,r3,THREAD_VRSTATE
  103. 2: SAVE_32VRS(0,r4,r7)
  104. mfvscr v0
  105. li r4,VRSTATE_VSCR
  106. stvx v0,r4,r7
  107. lvx v0,0,r7
  108. blr
  109. #ifdef CONFIG_VSX
  110. #ifdef CONFIG_PPC32
  111. #error This asm code isn't ready for 32-bit kernels
  112. #endif
  113. /*
  114. * load_up_vsx(unused, unused, tsk)
  115. * Disable VSX for the task which had it previously,
  116. * and save its vector registers in its thread_struct.
  117. * Reuse the fp and vsx saves, but first check to see if they have
  118. * been saved already.
  119. */
  120. _GLOBAL(load_up_vsx)
  121. /* Load FP and VSX registers if they haven't been done yet */
  122. andi. r5,r12,MSR_FP
  123. beql+ load_up_fpu /* skip if already loaded */
  124. andis. r5,r12,MSR_VEC@h
  125. beql+ load_up_altivec /* skip if already loaded */
  126. #ifdef CONFIG_PPC_BOOK3S_64
  127. /* interrupt doesn't set MSR[RI] and HPT can fault on current access */
  128. li r5,MSR_RI
  129. mtmsrd r5,1
  130. #endif
  131. ld r4,PACACURRENT(r13)
  132. addi r4,r4,THREAD /* Get THREAD */
  133. li r6,1
  134. stw r6,THREAD_USED_VSR(r4) /* ... also set thread used vsr */
  135. /* enable use of VSX after return */
  136. oris r12,r12,MSR_VSX@h
  137. std r12,_MSR(r1)
  138. li r4,0
  139. stb r4,PACASRR_VALID(r13)
  140. b fast_interrupt_return_srr
  141. #endif /* CONFIG_VSX */
  142. /*
  143. * The routines below are in assembler so we can closely control the
  144. * usage of floating-point registers. These routines must be called
  145. * with preempt disabled.
  146. */
  147. .data
  148. #ifdef CONFIG_PPC32
  149. fpzero:
  150. .long 0
  151. fpone:
  152. .long 0x3f800000 /* 1.0 in single-precision FP */
  153. fphalf:
  154. .long 0x3f000000 /* 0.5 in single-precision FP */
  155. #define LDCONST(fr, name) \
  156. lis r11,name@ha; \
  157. lfs fr,name@l(r11)
  158. #else
  159. fpzero:
  160. .quad 0
  161. fpone:
  162. .quad 0x3ff0000000000000 /* 1.0 */
  163. fphalf:
  164. .quad 0x3fe0000000000000 /* 0.5 */
  165. #define LDCONST(fr, name) \
  166. addis r11,r2,name@toc@ha; \
  167. lfd fr,name@toc@l(r11)
  168. #endif
  169. .text
  170. /*
  171. * Internal routine to enable floating point and set FPSCR to 0.
  172. * Don't call it from C; it doesn't use the normal calling convention.
  173. */
  174. fpenable:
  175. #ifdef CONFIG_PPC32
  176. stwu r1,-64(r1)
  177. #else
  178. stdu r1,-64(r1)
  179. #endif
  180. mfmsr r10
  181. ori r11,r10,MSR_FP
  182. mtmsr r11
  183. isync
  184. stfd fr0,24(r1)
  185. stfd fr1,16(r1)
  186. stfd fr31,8(r1)
  187. LDCONST(fr1, fpzero)
  188. mffs fr31
  189. MTFSF_L(fr1)
  190. blr
  191. fpdisable:
  192. mtlr r12
  193. MTFSF_L(fr31)
  194. lfd fr31,8(r1)
  195. lfd fr1,16(r1)
  196. lfd fr0,24(r1)
  197. mtmsr r10
  198. isync
  199. addi r1,r1,64
  200. blr
  201. /*
  202. * Vector add, floating point.
  203. */
  204. _GLOBAL(vaddfp)
  205. mflr r12
  206. bl fpenable
  207. li r0,4
  208. mtctr r0
  209. li r6,0
  210. 1: lfsx fr0,r4,r6
  211. lfsx fr1,r5,r6
  212. fadds fr0,fr0,fr1
  213. stfsx fr0,r3,r6
  214. addi r6,r6,4
  215. bdnz 1b
  216. b fpdisable
  217. /*
  218. * Vector subtract, floating point.
  219. */
  220. _GLOBAL(vsubfp)
  221. mflr r12
  222. bl fpenable
  223. li r0,4
  224. mtctr r0
  225. li r6,0
  226. 1: lfsx fr0,r4,r6
  227. lfsx fr1,r5,r6
  228. fsubs fr0,fr0,fr1
  229. stfsx fr0,r3,r6
  230. addi r6,r6,4
  231. bdnz 1b
  232. b fpdisable
  233. /*
  234. * Vector multiply and add, floating point.
  235. */
  236. _GLOBAL(vmaddfp)
  237. mflr r12
  238. bl fpenable
  239. stfd fr2,32(r1)
  240. li r0,4
  241. mtctr r0
  242. li r7,0
  243. 1: lfsx fr0,r4,r7
  244. lfsx fr1,r5,r7
  245. lfsx fr2,r6,r7
  246. fmadds fr0,fr0,fr2,fr1
  247. stfsx fr0,r3,r7
  248. addi r7,r7,4
  249. bdnz 1b
  250. lfd fr2,32(r1)
  251. b fpdisable
  252. /*
  253. * Vector negative multiply and subtract, floating point.
  254. */
  255. _GLOBAL(vnmsubfp)
  256. mflr r12
  257. bl fpenable
  258. stfd fr2,32(r1)
  259. li r0,4
  260. mtctr r0
  261. li r7,0
  262. 1: lfsx fr0,r4,r7
  263. lfsx fr1,r5,r7
  264. lfsx fr2,r6,r7
  265. fnmsubs fr0,fr0,fr2,fr1
  266. stfsx fr0,r3,r7
  267. addi r7,r7,4
  268. bdnz 1b
  269. lfd fr2,32(r1)
  270. b fpdisable
  271. /*
  272. * Vector reciprocal estimate. We just compute 1.0/x.
  273. * r3 -> destination, r4 -> source.
  274. */
  275. _GLOBAL(vrefp)
  276. mflr r12
  277. bl fpenable
  278. li r0,4
  279. LDCONST(fr1, fpone)
  280. mtctr r0
  281. li r6,0
  282. 1: lfsx fr0,r4,r6
  283. fdivs fr0,fr1,fr0
  284. stfsx fr0,r3,r6
  285. addi r6,r6,4
  286. bdnz 1b
  287. b fpdisable
  288. /*
  289. * Vector reciprocal square-root estimate, floating point.
  290. * We use the frsqrte instruction for the initial estimate followed
  291. * by 2 iterations of Newton-Raphson to get sufficient accuracy.
  292. * r3 -> destination, r4 -> source.
  293. */
  294. _GLOBAL(vrsqrtefp)
  295. mflr r12
  296. bl fpenable
  297. stfd fr2,32(r1)
  298. stfd fr3,40(r1)
  299. stfd fr4,48(r1)
  300. stfd fr5,56(r1)
  301. li r0,4
  302. LDCONST(fr4, fpone)
  303. LDCONST(fr5, fphalf)
  304. mtctr r0
  305. li r6,0
  306. 1: lfsx fr0,r4,r6
  307. frsqrte fr1,fr0 /* r = frsqrte(s) */
  308. fmuls fr3,fr1,fr0 /* r * s */
  309. fmuls fr2,fr1,fr5 /* r * 0.5 */
  310. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  311. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  312. fmuls fr3,fr1,fr0 /* r * s */
  313. fmuls fr2,fr1,fr5 /* r * 0.5 */
  314. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  315. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  316. stfsx fr1,r3,r6
  317. addi r6,r6,4
  318. bdnz 1b
  319. lfd fr5,56(r1)
  320. lfd fr4,48(r1)
  321. lfd fr3,40(r1)
  322. lfd fr2,32(r1)
  323. b fpdisable