tsi108_irq.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * (C) Copyright 2005 Tundra Semiconductor Corp.
  4. * Alex Bounine, <alexandreb at tundra.com).
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. */
  9. /*
  10. * definitions for interrupt controller initialization and external interrupt
  11. * demultiplexing on TSI108EMU/SVB boards.
  12. */
  13. #ifndef _ASM_POWERPC_TSI108_IRQ_H
  14. #define _ASM_POWERPC_TSI108_IRQ_H
  15. /*
  16. * Tsi108 interrupts
  17. */
  18. #ifndef TSI108_IRQ_REG_BASE
  19. #define TSI108_IRQ_REG_BASE 0
  20. #endif
  21. #define TSI108_IRQ(x) (TSI108_IRQ_REG_BASE + (x))
  22. #define TSI108_MAX_VECTORS (36 + 4) /* 36 sources + PCI INT demux */
  23. #define MAX_TASK_PRIO 0xF
  24. #define TSI108_IRQ_SPURIOUS (TSI108_MAX_VECTORS)
  25. #define DEFAULT_PRIO_LVL 10 /* initial priority level */
  26. /* Interrupt vectors assignment to external and internal
  27. * sources of requests. */
  28. /* EXTERNAL INTERRUPT SOURCES */
  29. #define IRQ_TSI108_EXT_INT0 TSI108_IRQ(0) /* External Source at INT[0] */
  30. #define IRQ_TSI108_EXT_INT1 TSI108_IRQ(1) /* External Source at INT[1] */
  31. #define IRQ_TSI108_EXT_INT2 TSI108_IRQ(2) /* External Source at INT[2] */
  32. #define IRQ_TSI108_EXT_INT3 TSI108_IRQ(3) /* External Source at INT[3] */
  33. /* INTERNAL INTERRUPT SOURCES */
  34. #define IRQ_TSI108_RESERVED0 TSI108_IRQ(4) /* Reserved IRQ */
  35. #define IRQ_TSI108_RESERVED1 TSI108_IRQ(5) /* Reserved IRQ */
  36. #define IRQ_TSI108_RESERVED2 TSI108_IRQ(6) /* Reserved IRQ */
  37. #define IRQ_TSI108_RESERVED3 TSI108_IRQ(7) /* Reserved IRQ */
  38. #define IRQ_TSI108_DMA0 TSI108_IRQ(8) /* DMA0 */
  39. #define IRQ_TSI108_DMA1 TSI108_IRQ(9) /* DMA1 */
  40. #define IRQ_TSI108_DMA2 TSI108_IRQ(10) /* DMA2 */
  41. #define IRQ_TSI108_DMA3 TSI108_IRQ(11) /* DMA3 */
  42. #define IRQ_TSI108_UART0 TSI108_IRQ(12) /* UART0 */
  43. #define IRQ_TSI108_UART1 TSI108_IRQ(13) /* UART1 */
  44. #define IRQ_TSI108_I2C TSI108_IRQ(14) /* I2C */
  45. #define IRQ_TSI108_GPIO TSI108_IRQ(15) /* GPIO */
  46. #define IRQ_TSI108_GIGE0 TSI108_IRQ(16) /* GIGE0 */
  47. #define IRQ_TSI108_GIGE1 TSI108_IRQ(17) /* GIGE1 */
  48. #define IRQ_TSI108_RESERVED4 TSI108_IRQ(18) /* Reserved IRQ */
  49. #define IRQ_TSI108_HLP TSI108_IRQ(19) /* HLP */
  50. #define IRQ_TSI108_SDRAM TSI108_IRQ(20) /* SDC */
  51. #define IRQ_TSI108_PROC_IF TSI108_IRQ(21) /* Processor IF */
  52. #define IRQ_TSI108_RESERVED5 TSI108_IRQ(22) /* Reserved IRQ */
  53. #define IRQ_TSI108_PCI TSI108_IRQ(23) /* PCI/X block */
  54. #define IRQ_TSI108_MBOX0 TSI108_IRQ(24) /* Mailbox 0 register */
  55. #define IRQ_TSI108_MBOX1 TSI108_IRQ(25) /* Mailbox 1 register */
  56. #define IRQ_TSI108_MBOX2 TSI108_IRQ(26) /* Mailbox 2 register */
  57. #define IRQ_TSI108_MBOX3 TSI108_IRQ(27) /* Mailbox 3 register */
  58. #define IRQ_TSI108_DBELL0 TSI108_IRQ(28) /* Doorbell 0 */
  59. #define IRQ_TSI108_DBELL1 TSI108_IRQ(29) /* Doorbell 1 */
  60. #define IRQ_TSI108_DBELL2 TSI108_IRQ(30) /* Doorbell 2 */
  61. #define IRQ_TSI108_DBELL3 TSI108_IRQ(31) /* Doorbell 3 */
  62. #define IRQ_TSI108_TIMER0 TSI108_IRQ(32) /* Global Timer 0 */
  63. #define IRQ_TSI108_TIMER1 TSI108_IRQ(33) /* Global Timer 1 */
  64. #define IRQ_TSI108_TIMER2 TSI108_IRQ(34) /* Global Timer 2 */
  65. #define IRQ_TSI108_TIMER3 TSI108_IRQ(35) /* Global Timer 3 */
  66. /*
  67. * PCI bus INTA# - INTD# lines demultiplexor
  68. */
  69. #define IRQ_PCI_INTAD_BASE TSI108_IRQ(36)
  70. #define IRQ_PCI_INTA (IRQ_PCI_INTAD_BASE + 0)
  71. #define IRQ_PCI_INTB (IRQ_PCI_INTAD_BASE + 1)
  72. #define IRQ_PCI_INTC (IRQ_PCI_INTAD_BASE + 2)
  73. #define IRQ_PCI_INTD (IRQ_PCI_INTAD_BASE + 3)
  74. #define NUM_PCI_IRQS (4)
  75. /* number of entries in vector dispatch table */
  76. #define IRQ_TSI108_TAB_SIZE (TSI108_MAX_VECTORS + 1)
  77. /* Mapping of MPIC outputs to processors' interrupt pins */
  78. #define IDIR_INT_OUT0 0x1
  79. #define IDIR_INT_OUT1 0x2
  80. #define IDIR_INT_OUT2 0x4
  81. #define IDIR_INT_OUT3 0x8
  82. /*---------------------------------------------------------------
  83. * IRQ line configuration parameters */
  84. /* Interrupt delivery modes */
  85. typedef enum {
  86. TSI108_IRQ_DIRECTED,
  87. TSI108_IRQ_DISTRIBUTED,
  88. } TSI108_IRQ_MODE;
  89. #endif /* _ASM_POWERPC_TSI108_IRQ_H */