reg_booke.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Contains register definitions common to the Book E PowerPC
  4. * specification. Notice that while the IBM-40x series of CPUs
  5. * are not true Book E PowerPCs, they borrowed a number of features
  6. * before Book E was finalized, and are included here as well. Unfortunately,
  7. * they sometimes used different locations than true Book E CPUs did.
  8. *
  9. * Copyright 2009-2010 Freescale Semiconductor, Inc.
  10. */
  11. #ifdef __KERNEL__
  12. #ifndef __ASM_POWERPC_REG_BOOKE_H__
  13. #define __ASM_POWERPC_REG_BOOKE_H__
  14. #include <asm/ppc-opcode.h>
  15. /* Machine State Register (MSR) Fields */
  16. #define MSR_GS_LG 28 /* Guest state */
  17. #define MSR_UCLE_LG 26 /* User-mode cache lock enable */
  18. #define MSR_SPE_LG 25 /* Enable SPE */
  19. #define MSR_DWE_LG 10 /* Debug Wait Enable */
  20. #define MSR_UBLE_LG 10 /* BTB lock enable (e500) */
  21. #define MSR_IS_LG MSR_IR_LG /* Instruction Space */
  22. #define MSR_DS_LG MSR_DR_LG /* Data Space */
  23. #define MSR_PMM_LG 2 /* Performance monitor mark bit */
  24. #define MSR_CM_LG 31 /* Computation Mode (0=32-bit, 1=64-bit) */
  25. #define MSR_GS __MASK(MSR_GS_LG)
  26. #define MSR_UCLE __MASK(MSR_UCLE_LG)
  27. #define MSR_SPE __MASK(MSR_SPE_LG)
  28. #define MSR_DWE __MASK(MSR_DWE_LG)
  29. #define MSR_UBLE __MASK(MSR_UBLE_LG)
  30. #define MSR_IS __MASK(MSR_IS_LG)
  31. #define MSR_DS __MASK(MSR_DS_LG)
  32. #define MSR_PMM __MASK(MSR_PMM_LG)
  33. #define MSR_CM __MASK(MSR_CM_LG)
  34. #if defined(CONFIG_PPC_BOOK3E_64)
  35. #define MSR_64BIT MSR_CM
  36. #define MSR_ (MSR_ME | MSR_RI | MSR_CE)
  37. #define MSR_KERNEL (MSR_ | MSR_64BIT)
  38. #define MSR_USER32 (MSR_ | MSR_PR | MSR_EE)
  39. #define MSR_USER64 (MSR_USER32 | MSR_64BIT)
  40. #elif defined (CONFIG_40x)
  41. #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR|MSR_CE)
  42. #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
  43. #else
  44. #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_CE)
  45. #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
  46. #endif
  47. /* Special Purpose Registers (SPRNs)*/
  48. #define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
  49. #define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
  50. #define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
  51. #define SPRN_SPRG3R 0x103 /* Special Purpose Register General 3 Read */
  52. #define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
  53. #define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
  54. #define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
  55. #define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
  56. #define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
  57. #define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
  58. #define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
  59. #define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
  60. #define SPRN_EPCR 0x133 /* Embedded Processor Control Register */
  61. #define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
  62. #define SPRN_DBCR4 0x233 /* Debug Control Register 4 */
  63. #define SPRN_MSRP 0x137 /* MSR Protect Register */
  64. #define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
  65. #define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
  66. #define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
  67. #define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
  68. #define SPRN_LPID 0x152 /* Logical Partition ID */
  69. #define SPRN_MAS8 0x155 /* MMU Assist Register 8 */
  70. #define SPRN_TLB0PS 0x158 /* TLB 0 Page Size Register */
  71. #define SPRN_TLB1PS 0x159 /* TLB 1 Page Size Register */
  72. #define SPRN_MAS5_MAS6 0x15c /* MMU Assist Register 5 || 6 */
  73. #define SPRN_MAS8_MAS1 0x15d /* MMU Assist Register 8 || 1 */
  74. #define SPRN_EPTCFG 0x15e /* Embedded Page Table Config */
  75. #define SPRN_GSPRG0 0x170 /* Guest SPRG0 */
  76. #define SPRN_GSPRG1 0x171 /* Guest SPRG1 */
  77. #define SPRN_GSPRG2 0x172 /* Guest SPRG2 */
  78. #define SPRN_GSPRG3 0x173 /* Guest SPRG3 */
  79. #define SPRN_MAS7_MAS3 0x174 /* MMU Assist Register 7 || 3 */
  80. #define SPRN_MAS0_MAS1 0x175 /* MMU Assist Register 0 || 1 */
  81. #define SPRN_GSRR0 0x17A /* Guest SRR0 */
  82. #define SPRN_GSRR1 0x17B /* Guest SRR1 */
  83. #define SPRN_GEPR 0x17C /* Guest EPR */
  84. #define SPRN_GDEAR 0x17D /* Guest DEAR */
  85. #define SPRN_GPIR 0x17E /* Guest PIR */
  86. #define SPRN_GESR 0x17F /* Guest Exception Syndrome Register */
  87. #define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
  88. #define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
  89. #define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
  90. #define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
  91. #define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
  92. #define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
  93. #define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
  94. #define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
  95. #define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
  96. #define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
  97. #define SPRN_IVOR10 0x19A /* Interrupt Vector Offset Register 10 */
  98. #define SPRN_IVOR11 0x19B /* Interrupt Vector Offset Register 11 */
  99. #define SPRN_IVOR12 0x19C /* Interrupt Vector Offset Register 12 */
  100. #define SPRN_IVOR13 0x19D /* Interrupt Vector Offset Register 13 */
  101. #define SPRN_IVOR14 0x19E /* Interrupt Vector Offset Register 14 */
  102. #define SPRN_IVOR15 0x19F /* Interrupt Vector Offset Register 15 */
  103. #define SPRN_IVOR38 0x1B0 /* Interrupt Vector Offset Register 38 */
  104. #define SPRN_IVOR39 0x1B1 /* Interrupt Vector Offset Register 39 */
  105. #define SPRN_IVOR40 0x1B2 /* Interrupt Vector Offset Register 40 */
  106. #define SPRN_IVOR41 0x1B3 /* Interrupt Vector Offset Register 41 */
  107. #define SPRN_IVOR42 0x1B4 /* Interrupt Vector Offset Register 42 */
  108. #define SPRN_GIVOR2 0x1B8 /* Guest IVOR2 */
  109. #define SPRN_GIVOR3 0x1B9 /* Guest IVOR3 */
  110. #define SPRN_GIVOR4 0x1BA /* Guest IVOR4 */
  111. #define SPRN_GIVOR8 0x1BB /* Guest IVOR8 */
  112. #define SPRN_GIVOR13 0x1BC /* Guest IVOR13 */
  113. #define SPRN_GIVOR14 0x1BD /* Guest IVOR14 */
  114. #define SPRN_GIVPR 0x1BF /* Guest IVPR */
  115. #define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
  116. #define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
  117. #define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
  118. #define SPRN_L1CFG0 0x203 /* L1 Cache Configure Register 0 */
  119. #define SPRN_L1CFG1 0x204 /* L1 Cache Configure Register 1 */
  120. #define SPRN_ATB 0x20E /* Alternate Time Base */
  121. #define SPRN_ATBL 0x20E /* Alternate Time Base Lower */
  122. #define SPRN_ATBU 0x20F /* Alternate Time Base Upper */
  123. #define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
  124. #define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
  125. #define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
  126. #define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
  127. #define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
  128. #define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
  129. #define SPRN_MCARU 0x239 /* Machine Check Address Register Upper */
  130. #define SPRN_MCSRR0 0x23A /* Machine Check Save and Restore Register 0 */
  131. #define SPRN_MCSRR1 0x23B /* Machine Check Save and Restore Register 1 */
  132. #define SPRN_MCSR 0x23C /* Machine Check Status Register */
  133. #define SPRN_MCAR 0x23D /* Machine Check Address Register */
  134. #define SPRN_DSRR0 0x23E /* Debug Save and Restore Register 0 */
  135. #define SPRN_DSRR1 0x23F /* Debug Save and Restore Register 1 */
  136. #define SPRN_SPRG8 0x25C /* Special Purpose Register General 8 */
  137. #define SPRN_SPRG9 0x25D /* Special Purpose Register General 9 */
  138. #define SPRN_L1CSR2 0x25E /* L1 Cache Control and Status Register 2 */
  139. #define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
  140. #define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
  141. #define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
  142. #define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
  143. #define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
  144. #define SPRN_MAS5 0x153 /* MMU Assist Register 5 */
  145. #define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
  146. #define SPRN_PID1 0x279 /* Process ID Register 1 */
  147. #define SPRN_PID2 0x27A /* Process ID Register 2 */
  148. #define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
  149. #define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
  150. #define SPRN_TLB2CFG 0x2B2 /* TLB 2 Config Register */
  151. #define SPRN_TLB3CFG 0x2B3 /* TLB 3 Config Register */
  152. #define SPRN_EPR 0x2BE /* External Proxy Register */
  153. #define SPRN_CCR1 0x378 /* Core Configuration Register 1 */
  154. #define SPRN_ZPR 0x3B0 /* Zone Protection Register (40x) */
  155. #define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
  156. #define SPRN_MMUCR 0x3B2 /* MMU Control Register */
  157. #define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
  158. #define SPRN_EPLC 0x3B3 /* External Process ID Load Context */
  159. #define SPRN_EPSC 0x3B4 /* External Process ID Store Context */
  160. #define SPRN_SGR 0x3B9 /* Storage Guarded Register */
  161. #define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
  162. #define SPRN_SLER 0x3BB /* Little-endian real mode */
  163. #define SPRN_SU0R 0x3BC /* "User 0" real mode (40x) */
  164. #define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
  165. #define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
  166. #define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
  167. #define SPRN_L1CSR0 0x3F2 /* L1 Cache Control and Status Register 0 */
  168. #define SPRN_L1CSR1 0x3F3 /* L1 Cache Control and Status Register 1 */
  169. #define SPRN_MMUCSR0 0x3F4 /* MMU Control and Status Register 0 */
  170. #define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
  171. #define SPRN_BUCSR 0x3F5 /* Branch Unit Control and Status */
  172. #define SPRN_L2CSR0 0x3F9 /* L2 Data Cache Control and Status Register 0 */
  173. #define SPRN_L2CSR1 0x3FA /* L2 Data Cache Control and Status Register 1 */
  174. #define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
  175. #define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
  176. #define SPRN_PWRMGTCR0 0x3FB /* Power management control register 0 */
  177. #define SPRN_SVR 0x3FF /* System Version Register */
  178. /*
  179. * SPRs which have conflicting definitions on true Book E versus classic,
  180. * or IBM 40x.
  181. */
  182. #ifdef CONFIG_BOOKE
  183. #define SPRN_CSRR0 0x03A /* Critical Save and Restore Register 0 */
  184. #define SPRN_CSRR1 0x03B /* Critical Save and Restore Register 1 */
  185. #define SPRN_DEAR 0x03D /* Data Error Address Register */
  186. #define SPRN_ESR 0x03E /* Exception Syndrome Register */
  187. #define SPRN_PIR 0x11E /* Processor Identification Register */
  188. #define SPRN_DBSR 0x130 /* Debug Status Register */
  189. #define SPRN_DBCR0 0x134 /* Debug Control Register 0 */
  190. #define SPRN_DBCR1 0x135 /* Debug Control Register 1 */
  191. #define SPRN_IAC1 0x138 /* Instruction Address Compare 1 */
  192. #define SPRN_IAC2 0x139 /* Instruction Address Compare 2 */
  193. #define SPRN_DAC1 0x13C /* Data Address Compare 1 */
  194. #define SPRN_DAC2 0x13D /* Data Address Compare 2 */
  195. #define SPRN_TSR 0x150 /* Timer Status Register */
  196. #define SPRN_TCR 0x154 /* Timer Control Register */
  197. #endif /* Book E */
  198. #ifdef CONFIG_40x
  199. #define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
  200. #define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
  201. #define SPRN_DEAR 0x3D5 /* Data Error Address Register */
  202. #define SPRN_TSR 0x3D8 /* Timer Status Register */
  203. #define SPRN_TCR 0x3DA /* Timer Control Register */
  204. #define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
  205. #define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
  206. #define SPRN_DBSR 0x3F0 /* Debug Status Register */
  207. #define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
  208. #define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
  209. #define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
  210. #define SPRN_CSRR0 SPRN_SRR2 /* Critical Save and Restore Register 0 */
  211. #define SPRN_CSRR1 SPRN_SRR3 /* Critical Save and Restore Register 1 */
  212. #endif
  213. #define SPRN_HACOP 0x15F /* Hypervisor Available Coprocessor Register */
  214. /* Bit definitions for CCR1. */
  215. #define CCR1_DPC 0x00000100 /* Disable L1 I-Cache/D-Cache parity checking */
  216. #define CCR1_TCS 0x00000080 /* Timer Clock Select */
  217. /* Bit definitions for PWRMGTCR0. */
  218. #define PWRMGTCR0_PW20_WAIT (1 << 14) /* PW20 state enable bit */
  219. #define PWRMGTCR0_PW20_ENT_SHIFT 8
  220. #define PWRMGTCR0_PW20_ENT 0x3F00
  221. #define PWRMGTCR0_AV_IDLE_PD_EN (1 << 22) /* Altivec idle enable */
  222. #define PWRMGTCR0_AV_IDLE_CNT_SHIFT 16
  223. #define PWRMGTCR0_AV_IDLE_CNT 0x3F0000
  224. /* Bit definitions for the MCSR. */
  225. #define MCSR_MCS 0x80000000 /* Machine Check Summary */
  226. #define MCSR_IB 0x40000000 /* Instruction PLB Error */
  227. #define MCSR_DRB 0x20000000 /* Data Read PLB Error */
  228. #define MCSR_DWB 0x10000000 /* Data Write PLB Error */
  229. #define MCSR_TLBP 0x08000000 /* TLB Parity Error */
  230. #define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
  231. #define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
  232. #define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
  233. #define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
  234. #define PPC47x_MCSR_GPR 0x01000000 /* GPR parity error */
  235. #define PPC47x_MCSR_FPR 0x00800000 /* FPR parity error */
  236. #define PPC47x_MCSR_IPR 0x00400000 /* Imprecise Machine Check Exception */
  237. #ifdef CONFIG_PPC_E500
  238. /* All e500 */
  239. #define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
  240. #define MCSR_ICPERR 0x40000000UL /* I-Cache Parity Error */
  241. /* e500v1/v2 */
  242. #define MCSR_DCP_PERR 0x20000000UL /* D-Cache Push Parity Error */
  243. #define MCSR_DCPERR 0x10000000UL /* D-Cache Parity Error */
  244. #define MCSR_BUS_IAERR 0x00000080UL /* Instruction Address Error */
  245. #define MCSR_BUS_RAERR 0x00000040UL /* Read Address Error */
  246. #define MCSR_BUS_WAERR 0x00000020UL /* Write Address Error */
  247. #define MCSR_BUS_IBERR 0x00000010UL /* Instruction Data Error */
  248. #define MCSR_BUS_RBERR 0x00000008UL /* Read Data Bus Error */
  249. #define MCSR_BUS_WBERR 0x00000004UL /* Write Data Bus Error */
  250. #define MCSR_BUS_IPERR 0x00000002UL /* Instruction parity Error */
  251. #define MCSR_BUS_RPERR 0x00000001UL /* Read parity Error */
  252. /* e500mc */
  253. #define MCSR_DCPERR_MC 0x20000000UL /* D-Cache Parity Error */
  254. #define MCSR_L2MMU_MHIT 0x08000000UL /* Hit on multiple TLB entries */
  255. #define MCSR_NMI 0x00100000UL /* Non-Maskable Interrupt */
  256. #define MCSR_MAV 0x00080000UL /* MCAR address valid */
  257. #define MCSR_MEA 0x00040000UL /* MCAR is effective address */
  258. #define MCSR_IF 0x00010000UL /* Instruction Fetch */
  259. #define MCSR_LD 0x00008000UL /* Load */
  260. #define MCSR_ST 0x00004000UL /* Store */
  261. #define MCSR_LDG 0x00002000UL /* Guarded Load */
  262. #define MCSR_TLBSYNC 0x00000002UL /* Multiple tlbsyncs detected */
  263. #define MCSR_BSL2_ERR 0x00000001UL /* Backside L2 cache error */
  264. #define MSRP_UCLEP 0x04000000 /* Protect MSR[UCLE] */
  265. #define MSRP_DEP 0x00000200 /* Protect MSR[DE] */
  266. #define MSRP_PMMP 0x00000004 /* Protect MSR[PMM] */
  267. #endif
  268. /* Bit definitions for the HID1 */
  269. #ifdef CONFIG_PPC_E500
  270. /* e500v1/v2 */
  271. #define HID1_PLL_CFG_MASK 0xfc000000 /* PLL_CFG input pins */
  272. #define HID1_RFXE 0x00020000 /* Read fault exception enable */
  273. #define HID1_R1DPE 0x00008000 /* R1 data bus parity enable */
  274. #define HID1_R2DPE 0x00004000 /* R2 data bus parity enable */
  275. #define HID1_ASTME 0x00002000 /* Address bus streaming mode enable */
  276. #define HID1_ABE 0x00001000 /* Address broadcast enable */
  277. #define HID1_MPXTT 0x00000400 /* MPX re-map transfer type */
  278. #define HID1_ATS 0x00000080 /* Atomic status */
  279. #define HID1_MID_MASK 0x0000000f /* MID input pins */
  280. #endif
  281. /* Bit definitions for the DBSR. */
  282. /*
  283. * DBSR bits which have conflicting definitions on true Book E versus IBM 40x.
  284. */
  285. #ifdef CONFIG_BOOKE
  286. #define DBSR_IDE 0x80000000 /* Imprecise Debug Event */
  287. #define DBSR_MRR 0x30000000 /* Most Recent Reset */
  288. #define DBSR_IC 0x08000000 /* Instruction Completion */
  289. #define DBSR_BT 0x04000000 /* Branch Taken */
  290. #define DBSR_IRPT 0x02000000 /* Exception Debug Event */
  291. #define DBSR_TIE 0x01000000 /* Trap Instruction Event */
  292. #define DBSR_IAC1 0x00800000 /* Instr Address Compare 1 Event */
  293. #define DBSR_IAC2 0x00400000 /* Instr Address Compare 2 Event */
  294. #define DBSR_IAC3 0x00200000 /* Instr Address Compare 3 Event */
  295. #define DBSR_IAC4 0x00100000 /* Instr Address Compare 4 Event */
  296. #define DBSR_DAC1R 0x00080000 /* Data Addr Compare 1 Read Event */
  297. #define DBSR_DAC1W 0x00040000 /* Data Addr Compare 1 Write Event */
  298. #define DBSR_DAC2R 0x00020000 /* Data Addr Compare 2 Read Event */
  299. #define DBSR_DAC2W 0x00010000 /* Data Addr Compare 2 Write Event */
  300. #define DBSR_RET 0x00008000 /* Return Debug Event */
  301. #define DBSR_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
  302. #define DBSR_CRET 0x00000020 /* Critical Return Debug Event */
  303. #define DBSR_IAC12ATS 0x00000002 /* Instr Address Compare 1/2 Toggle */
  304. #define DBSR_IAC34ATS 0x00000001 /* Instr Address Compare 3/4 Toggle */
  305. #endif
  306. #ifdef CONFIG_40x
  307. #define DBSR_IC 0x80000000 /* Instruction Completion */
  308. #define DBSR_BT 0x40000000 /* Branch taken */
  309. #define DBSR_IRPT 0x20000000 /* Exception Debug Event */
  310. #define DBSR_TIE 0x10000000 /* Trap Instruction debug Event */
  311. #define DBSR_IAC1 0x04000000 /* Instruction Address Compare 1 Event */
  312. #define DBSR_IAC2 0x02000000 /* Instruction Address Compare 2 Event */
  313. #define DBSR_IAC3 0x00080000 /* Instruction Address Compare 3 Event */
  314. #define DBSR_IAC4 0x00040000 /* Instruction Address Compare 4 Event */
  315. #define DBSR_DAC1R 0x01000000 /* Data Address Compare 1 Read Event */
  316. #define DBSR_DAC1W 0x00800000 /* Data Address Compare 1 Write Event */
  317. #define DBSR_DAC2R 0x00400000 /* Data Address Compare 2 Read Event */
  318. #define DBSR_DAC2W 0x00200000 /* Data Address Compare 2 Write Event */
  319. #endif
  320. /* Bit definitions related to the ESR. */
  321. #define ESR_MCI 0x80000000 /* Machine Check - Instruction */
  322. #define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
  323. #define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
  324. #define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
  325. #define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
  326. #define ESR_PIL 0x08000000 /* Program Exception - Illegal */
  327. #define ESR_PPR 0x04000000 /* Program Exception - Privileged */
  328. #define ESR_PTR 0x02000000 /* Program Exception - Trap */
  329. #define ESR_FP 0x01000000 /* Floating Point Operation */
  330. #define ESR_DST 0x00800000 /* Storage Exception - Data miss */
  331. #define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
  332. #define ESR_ST 0x00800000 /* Store Operation */
  333. #define ESR_DLK 0x00200000 /* Data Cache Locking */
  334. #define ESR_ILK 0x00100000 /* Instr. Cache Locking */
  335. #define ESR_PUO 0x00040000 /* Unimplemented Operation exception */
  336. #define ESR_BO 0x00020000 /* Byte Ordering */
  337. #define ESR_SPV 0x00000080 /* Signal Processing operation */
  338. /* Bit definitions related to the DBCR0. */
  339. #if defined(CONFIG_40x)
  340. #define DBCR0_EDM 0x80000000 /* External Debug Mode */
  341. #define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
  342. #define DBCR0_RST 0x30000000 /* all the bits in the RST field */
  343. #define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
  344. #define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
  345. #define DBCR0_RST_CORE 0x10000000 /* Core Reset */
  346. #define DBCR0_RST_NONE 0x00000000 /* No Reset */
  347. #define DBCR0_IC 0x08000000 /* Instruction Completion */
  348. #define DBCR0_ICMP DBCR0_IC
  349. #define DBCR0_BT 0x04000000 /* Branch Taken */
  350. #define DBCR0_BRT DBCR0_BT
  351. #define DBCR0_EDE 0x02000000 /* Exception Debug Event */
  352. #define DBCR0_IRPT DBCR0_EDE
  353. #define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
  354. #define DBCR0_IA1 0x00800000 /* Instr Addr compare 1 enable */
  355. #define DBCR0_IAC1 DBCR0_IA1
  356. #define DBCR0_IA2 0x00400000 /* Instr Addr compare 2 enable */
  357. #define DBCR0_IAC2 DBCR0_IA2
  358. #define DBCR0_IA12 0x00200000 /* Instr Addr 1-2 range enable */
  359. #define DBCR0_IA12X 0x00100000 /* Instr Addr 1-2 range eXclusive */
  360. #define DBCR0_IA3 0x00080000 /* Instr Addr compare 3 enable */
  361. #define DBCR0_IAC3 DBCR0_IA3
  362. #define DBCR0_IA4 0x00040000 /* Instr Addr compare 4 enable */
  363. #define DBCR0_IAC4 DBCR0_IA4
  364. #define DBCR0_IA34 0x00020000 /* Instr Addr 3-4 range Enable */
  365. #define DBCR0_IA34X 0x00010000 /* Instr Addr 3-4 range eXclusive */
  366. #define DBCR0_IA12T 0x00008000 /* Instr Addr 1-2 range Toggle */
  367. #define DBCR0_IA34T 0x00004000 /* Instr Addr 3-4 range Toggle */
  368. #define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
  369. #define dbcr_iac_range(task) ((task)->thread.debug.dbcr0)
  370. #define DBCR_IAC12I DBCR0_IA12 /* Range Inclusive */
  371. #define DBCR_IAC12X (DBCR0_IA12 | DBCR0_IA12X) /* Range Exclusive */
  372. #define DBCR_IAC12MODE (DBCR0_IA12 | DBCR0_IA12X) /* IAC 1-2 Mode Bits */
  373. #define DBCR_IAC34I DBCR0_IA34 /* Range Inclusive */
  374. #define DBCR_IAC34X (DBCR0_IA34 | DBCR0_IA34X) /* Range Exclusive */
  375. #define DBCR_IAC34MODE (DBCR0_IA34 | DBCR0_IA34X) /* IAC 3-4 Mode Bits */
  376. /* Bit definitions related to the DBCR1. */
  377. #define DBCR1_DAC1R 0x80000000 /* DAC1 Read Debug Event */
  378. #define DBCR1_DAC2R 0x40000000 /* DAC2 Read Debug Event */
  379. #define DBCR1_DAC1W 0x20000000 /* DAC1 Write Debug Event */
  380. #define DBCR1_DAC2W 0x10000000 /* DAC2 Write Debug Event */
  381. #define dbcr_dac(task) ((task)->thread.debug.dbcr1)
  382. #define DBCR_DAC1R DBCR1_DAC1R
  383. #define DBCR_DAC1W DBCR1_DAC1W
  384. #define DBCR_DAC2R DBCR1_DAC2R
  385. #define DBCR_DAC2W DBCR1_DAC2W
  386. /*
  387. * Are there any active Debug Events represented in the
  388. * Debug Control Registers?
  389. */
  390. #define DBCR0_ACTIVE_EVENTS (DBCR0_ICMP | DBCR0_IAC1 | DBCR0_IAC2 | \
  391. DBCR0_IAC3 | DBCR0_IAC4)
  392. #define DBCR1_ACTIVE_EVENTS (DBCR1_DAC1R | DBCR1_DAC2R | \
  393. DBCR1_DAC1W | DBCR1_DAC2W)
  394. #define DBCR_ACTIVE_EVENTS(dbcr0, dbcr1) (((dbcr0) & DBCR0_ACTIVE_EVENTS) || \
  395. ((dbcr1) & DBCR1_ACTIVE_EVENTS))
  396. #elif defined(CONFIG_BOOKE)
  397. #define DBCR0_EDM 0x80000000 /* External Debug Mode */
  398. #define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
  399. #define DBCR0_RST 0x30000000 /* all the bits in the RST field */
  400. /* DBCR0_RST_* is 44x specific and not followed in fsl booke */
  401. #define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
  402. #define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
  403. #define DBCR0_RST_CORE 0x10000000 /* Core Reset */
  404. #define DBCR0_RST_NONE 0x00000000 /* No Reset */
  405. #define DBCR0_ICMP 0x08000000 /* Instruction Completion */
  406. #define DBCR0_IC DBCR0_ICMP
  407. #define DBCR0_BRT 0x04000000 /* Branch Taken */
  408. #define DBCR0_BT DBCR0_BRT
  409. #define DBCR0_IRPT 0x02000000 /* Exception Debug Event */
  410. #define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
  411. #define DBCR0_TIE DBCR0_TDE
  412. #define DBCR0_IAC1 0x00800000 /* Instr Addr compare 1 enable */
  413. #define DBCR0_IAC2 0x00400000 /* Instr Addr compare 2 enable */
  414. #define DBCR0_IAC3 0x00200000 /* Instr Addr compare 3 enable */
  415. #define DBCR0_IAC4 0x00100000 /* Instr Addr compare 4 enable */
  416. #define DBCR0_DAC1R 0x00080000 /* DAC 1 Read enable */
  417. #define DBCR0_DAC1W 0x00040000 /* DAC 1 Write enable */
  418. #define DBCR0_DAC2R 0x00020000 /* DAC 2 Read enable */
  419. #define DBCR0_DAC2W 0x00010000 /* DAC 2 Write enable */
  420. #define DBCR0_RET 0x00008000 /* Return Debug Event */
  421. #define DBCR0_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
  422. #define DBCR0_CRET 0x00000020 /* Critical Return Debug Event */
  423. #define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
  424. #define dbcr_dac(task) ((task)->thread.debug.dbcr0)
  425. #define DBCR_DAC1R DBCR0_DAC1R
  426. #define DBCR_DAC1W DBCR0_DAC1W
  427. #define DBCR_DAC2R DBCR0_DAC2R
  428. #define DBCR_DAC2W DBCR0_DAC2W
  429. /* Bit definitions related to the DBCR1. */
  430. #define DBCR1_IAC1US 0xC0000000 /* Instr Addr Cmp 1 Sup/User */
  431. #define DBCR1_IAC1ER 0x30000000 /* Instr Addr Cmp 1 Eff/Real */
  432. #define DBCR1_IAC1ER_01 0x10000000 /* reserved */
  433. #define DBCR1_IAC1ER_10 0x20000000 /* Instr Addr Cmp 1 Eff/Real MSR[IS]=0 */
  434. #define DBCR1_IAC1ER_11 0x30000000 /* Instr Addr Cmp 1 Eff/Real MSR[IS]=1 */
  435. #define DBCR1_IAC2US 0x0C000000 /* Instr Addr Cmp 2 Sup/User */
  436. #define DBCR1_IAC2ER 0x03000000 /* Instr Addr Cmp 2 Eff/Real */
  437. #define DBCR1_IAC2ER_01 0x01000000 /* reserved */
  438. #define DBCR1_IAC2ER_10 0x02000000 /* Instr Addr Cmp 2 Eff/Real MSR[IS]=0 */
  439. #define DBCR1_IAC2ER_11 0x03000000 /* Instr Addr Cmp 2 Eff/Real MSR[IS]=1 */
  440. #define DBCR1_IAC12M 0x00800000 /* Instr Addr 1-2 range enable */
  441. #define DBCR1_IAC12MX 0x00C00000 /* Instr Addr 1-2 range eXclusive */
  442. #define DBCR1_IAC12AT 0x00010000 /* Instr Addr 1-2 range Toggle */
  443. #define DBCR1_IAC3US 0x0000C000 /* Instr Addr Cmp 3 Sup/User */
  444. #define DBCR1_IAC3ER 0x00003000 /* Instr Addr Cmp 3 Eff/Real */
  445. #define DBCR1_IAC3ER_01 0x00001000 /* reserved */
  446. #define DBCR1_IAC3ER_10 0x00002000 /* Instr Addr Cmp 3 Eff/Real MSR[IS]=0 */
  447. #define DBCR1_IAC3ER_11 0x00003000 /* Instr Addr Cmp 3 Eff/Real MSR[IS]=1 */
  448. #define DBCR1_IAC4US 0x00000C00 /* Instr Addr Cmp 4 Sup/User */
  449. #define DBCR1_IAC4ER 0x00000300 /* Instr Addr Cmp 4 Eff/Real */
  450. #define DBCR1_IAC4ER_01 0x00000100 /* Instr Addr Cmp 4 Eff/Real MSR[IS]=0 */
  451. #define DBCR1_IAC4ER_10 0x00000200 /* Instr Addr Cmp 4 Eff/Real MSR[IS]=0 */
  452. #define DBCR1_IAC4ER_11 0x00000300 /* Instr Addr Cmp 4 Eff/Real MSR[IS]=1 */
  453. #define DBCR1_IAC34M 0x00000080 /* Instr Addr 3-4 range enable */
  454. #define DBCR1_IAC34MX 0x000000C0 /* Instr Addr 3-4 range eXclusive */
  455. #define DBCR1_IAC34AT 0x00000001 /* Instr Addr 3-4 range Toggle */
  456. #define dbcr_iac_range(task) ((task)->thread.debug.dbcr1)
  457. #define DBCR_IAC12I DBCR1_IAC12M /* Range Inclusive */
  458. #define DBCR_IAC12X DBCR1_IAC12MX /* Range Exclusive */
  459. #define DBCR_IAC12MODE DBCR1_IAC12MX /* IAC 1-2 Mode Bits */
  460. #define DBCR_IAC34I DBCR1_IAC34M /* Range Inclusive */
  461. #define DBCR_IAC34X DBCR1_IAC34MX /* Range Exclusive */
  462. #define DBCR_IAC34MODE DBCR1_IAC34MX /* IAC 3-4 Mode Bits */
  463. /* Bit definitions related to the DBCR2. */
  464. #define DBCR2_DAC1US 0xC0000000 /* Data Addr Cmp 1 Sup/User */
  465. #define DBCR2_DAC1ER 0x30000000 /* Data Addr Cmp 1 Eff/Real */
  466. #define DBCR2_DAC2US 0x0C000000 /* Data Addr Cmp 2 Sup/User */
  467. #define DBCR2_DAC2ER 0x03000000 /* Data Addr Cmp 2 Eff/Real */
  468. #define DBCR2_DAC12M 0x00800000 /* DAC 1-2 range enable */
  469. #define DBCR2_DAC12MM 0x00400000 /* DAC 1-2 Mask mode*/
  470. #define DBCR2_DAC12MX 0x00C00000 /* DAC 1-2 range eXclusive */
  471. #define DBCR2_DAC12MODE 0x00C00000 /* DAC 1-2 Mode Bits */
  472. #define DBCR2_DAC12A 0x00200000 /* DAC 1-2 Asynchronous */
  473. #define DBCR2_DVC1M 0x000C0000 /* Data Value Comp 1 Mode */
  474. #define DBCR2_DVC1M_SHIFT 18 /* # of bits to shift DBCR2_DVC1M */
  475. #define DBCR2_DVC2M 0x00030000 /* Data Value Comp 2 Mode */
  476. #define DBCR2_DVC2M_SHIFT 16 /* # of bits to shift DBCR2_DVC2M */
  477. #define DBCR2_DVC1BE 0x00000F00 /* Data Value Comp 1 Byte */
  478. #define DBCR2_DVC1BE_SHIFT 8 /* # of bits to shift DBCR2_DVC1BE */
  479. #define DBCR2_DVC2BE 0x0000000F /* Data Value Comp 2 Byte */
  480. #define DBCR2_DVC2BE_SHIFT 0 /* # of bits to shift DBCR2_DVC2BE */
  481. /*
  482. * Are there any active Debug Events represented in the
  483. * Debug Control Registers?
  484. */
  485. #define DBCR0_ACTIVE_EVENTS (DBCR0_ICMP | DBCR0_IAC1 | DBCR0_IAC2 | \
  486. DBCR0_IAC3 | DBCR0_IAC4 | DBCR0_DAC1R | \
  487. DBCR0_DAC1W | DBCR0_DAC2R | DBCR0_DAC2W)
  488. #define DBCR1_ACTIVE_EVENTS 0
  489. #define DBCR_ACTIVE_EVENTS(dbcr0, dbcr1) (((dbcr0) & DBCR0_ACTIVE_EVENTS) || \
  490. ((dbcr1) & DBCR1_ACTIVE_EVENTS))
  491. #endif /* #elif defined(CONFIG_BOOKE) */
  492. /* Bit definitions related to the TCR. */
  493. #define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
  494. #define TCR_WP_MASK TCR_WP(3)
  495. #define WP_2_17 0 /* 2^17 clocks */
  496. #define WP_2_21 1 /* 2^21 clocks */
  497. #define WP_2_25 2 /* 2^25 clocks */
  498. #define WP_2_29 3 /* 2^29 clocks */
  499. #define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
  500. #define TCR_WRC_MASK TCR_WRC(3)
  501. #define WRC_NONE 0 /* No reset will occur */
  502. #define WRC_CORE 1 /* Core reset will occur */
  503. #define WRC_CHIP 2 /* Chip reset will occur */
  504. #define WRC_SYSTEM 3 /* System reset will occur */
  505. #define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
  506. #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
  507. #define TCR_DIE TCR_PIE /* DEC Interrupt Enable */
  508. #define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
  509. #define TCR_FP_MASK TCR_FP(3)
  510. #define FP_2_9 0 /* 2^9 clocks */
  511. #define FP_2_13 1 /* 2^13 clocks */
  512. #define FP_2_17 2 /* 2^17 clocks */
  513. #define FP_2_21 3 /* 2^21 clocks */
  514. #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
  515. #define TCR_ARE 0x00400000 /* Auto Reload Enable */
  516. #ifdef CONFIG_PPC_E500
  517. #define TCR_GET_WP(tcr) ((((tcr) & 0xC0000000) >> 30) | \
  518. (((tcr) & 0x1E0000) >> 15))
  519. #else
  520. #define TCR_GET_WP(tcr) (((tcr) & 0xC0000000) >> 30)
  521. #endif
  522. /* Bit definitions for the TSR. */
  523. #define TSR_ENW 0x80000000 /* Enable Next Watchdog */
  524. #define TSR_WIS 0x40000000 /* WDT Interrupt Status */
  525. #define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
  526. #define WRS_NONE 0 /* No WDT reset occurred */
  527. #define WRS_CORE 1 /* WDT forced core reset */
  528. #define WRS_CHIP 2 /* WDT forced chip reset */
  529. #define WRS_SYSTEM 3 /* WDT forced system reset */
  530. #define TSR_PIS 0x08000000 /* PIT Interrupt Status */
  531. #define TSR_DIS TSR_PIS /* DEC Interrupt Status */
  532. #define TSR_FIS 0x04000000 /* FIT Interrupt Status */
  533. /* Bit definitions for the DCCR. */
  534. #define DCCR_NOCACHE 0 /* Noncacheable */
  535. #define DCCR_CACHE 1 /* Cacheable */
  536. /* Bit definitions for DCWR. */
  537. #define DCWR_COPY 0 /* Copy-back */
  538. #define DCWR_WRITE 1 /* Write-through */
  539. /* Bit definitions for ICCR. */
  540. #define ICCR_NOCACHE 0 /* Noncacheable */
  541. #define ICCR_CACHE 1 /* Cacheable */
  542. /* Bit definitions for L1CSR0. */
  543. #define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
  544. #define L1CSR0_CUL 0x00000400 /* Data Cache Unable to Lock */
  545. #define L1CSR0_CLFC 0x00000100 /* Cache Lock Bits Flash Clear */
  546. #define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
  547. #define L1CSR0_CFI 0x00000002 /* Cache Flash Invalidate */
  548. #define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
  549. /* Bit definitions for L1CSR1. */
  550. #define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
  551. #define L1CSR1_ICLFR 0x00000100 /* Instr Cache Lock Bits Flash Reset */
  552. #define L1CSR1_ICFI 0x00000002 /* Instr Cache Flash Invalidate */
  553. #define L1CSR1_ICE 0x00000001 /* Instr Cache Enable */
  554. /* Bit definitions for L1CSR2. */
  555. #define L1CSR2_DCWS 0x40000000 /* Data Cache write shadow */
  556. /* Bit definitions for BUCSR. */
  557. #define BUCSR_STAC_EN 0x01000000 /* Segment Target Address Cache */
  558. #define BUCSR_LS_EN 0x00400000 /* Link Stack */
  559. #define BUCSR_BBFI 0x00000200 /* Branch Buffer flash invalidate */
  560. #define BUCSR_BPEN 0x00000001 /* Branch prediction enable */
  561. #define BUCSR_INIT (BUCSR_STAC_EN | BUCSR_LS_EN | BUCSR_BBFI | BUCSR_BPEN)
  562. /* Bit definitions for L2CSR0. */
  563. #define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
  564. #define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
  565. #define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
  566. #define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
  567. #define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
  568. #define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
  569. #define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
  570. #define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
  571. #define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
  572. #define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
  573. #define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
  574. #define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
  575. /* Bit definitions for SGR. */
  576. #define SGR_NORMAL 0 /* Speculative fetching allowed. */
  577. #define SGR_GUARDED 1 /* Speculative fetching disallowed. */
  578. /* Bit definitions for EPCR */
  579. #define SPRN_EPCR_EXTGS 0x80000000 /* External Input interrupt
  580. * directed to Guest state */
  581. #define SPRN_EPCR_DTLBGS 0x40000000 /* Data TLB Error interrupt
  582. * directed to guest state */
  583. #define SPRN_EPCR_ITLBGS 0x20000000 /* Instr. TLB error interrupt
  584. * directed to guest state */
  585. #define SPRN_EPCR_DSIGS 0x10000000 /* Data Storage interrupt
  586. * directed to guest state */
  587. #define SPRN_EPCR_ISIGS 0x08000000 /* Instr. Storage interrupt
  588. * directed to guest state */
  589. #define SPRN_EPCR_DUVD 0x04000000 /* Disable Hypervisor Debug */
  590. #define SPRN_EPCR_ICM 0x02000000 /* Interrupt computation mode
  591. * (copied to MSR:CM on intr) */
  592. #define SPRN_EPCR_GICM 0x01000000 /* Guest Interrupt Comp. mode */
  593. #define SPRN_EPCR_DGTMI 0x00800000 /* Disable TLB Guest Management
  594. * instructions */
  595. #define SPRN_EPCR_DMIUH 0x00400000 /* Disable MAS Interrupt updates
  596. * for hypervisor */
  597. /* Bit definitions for EPLC/EPSC */
  598. #define EPC_EPR 0x80000000 /* 1 = user, 0 = kernel */
  599. #define EPC_EPR_SHIFT 31
  600. #define EPC_EAS 0x40000000 /* Address Space */
  601. #define EPC_EAS_SHIFT 30
  602. #define EPC_EGS 0x20000000 /* 1 = guest, 0 = hypervisor */
  603. #define EPC_EGS_SHIFT 29
  604. #define EPC_ELPID 0x00ff0000
  605. #define EPC_ELPID_SHIFT 16
  606. #define EPC_EPID 0x00003fff
  607. #define EPC_EPID_SHIFT 0
  608. /* Some 476 specific registers */
  609. #define SPRN_SSPCR 830
  610. #define SPRN_USPCR 831
  611. #define SPRN_ISPCR 829
  612. #define SPRN_MMUBE0 820
  613. #define MMUBE0_IBE0_SHIFT 24
  614. #define MMUBE0_IBE1_SHIFT 16
  615. #define MMUBE0_IBE2_SHIFT 8
  616. #define MMUBE0_VBE0 0x00000004
  617. #define MMUBE0_VBE1 0x00000002
  618. #define MMUBE0_VBE2 0x00000001
  619. #define SPRN_MMUBE1 821
  620. #define MMUBE1_IBE3_SHIFT 24
  621. #define MMUBE1_IBE4_SHIFT 16
  622. #define MMUBE1_IBE5_SHIFT 8
  623. #define MMUBE1_VBE3 0x00000004
  624. #define MMUBE1_VBE4 0x00000002
  625. #define MMUBE1_VBE5 0x00000001
  626. #define TMRN_TMCFG0 16 /* Thread Management Configuration Register 0 */
  627. #define TMRN_TMCFG0_NPRIBITS 0x003f0000 /* Bits of thread priority */
  628. #define TMRN_TMCFG0_NPRIBITS_SHIFT 16
  629. #define TMRN_TMCFG0_NATHRD 0x00003f00 /* Number of active threads */
  630. #define TMRN_TMCFG0_NATHRD_SHIFT 8
  631. #define TMRN_TMCFG0_NTHRD 0x0000003f /* Number of threads */
  632. #define TMRN_IMSR0 0x120 /* Initial MSR Register 0 (e6500) */
  633. #define TMRN_IMSR1 0x121 /* Initial MSR Register 1 (e6500) */
  634. #define TMRN_INIA0 0x140 /* Next Instruction Address Register 0 */
  635. #define TMRN_INIA1 0x141 /* Next Instruction Address Register 1 */
  636. #define SPRN_TENSR 0x1b5 /* Thread Enable Status Register */
  637. #define SPRN_TENS 0x1b6 /* Thread Enable Set Register */
  638. #define SPRN_TENC 0x1b7 /* Thread Enable Clear Register */
  639. #define TEN_THREAD(x) (1 << (x))
  640. #ifndef __ASSEMBLY__
  641. #define mftmr(rn) ({unsigned long rval; \
  642. asm volatile(MFTMR(rn, %0) : "=r" (rval)); rval;})
  643. #define mttmr(rn, v) asm volatile(MTTMR(rn, %0) : \
  644. : "r" ((unsigned long)(v)) \
  645. : "memory")
  646. extern unsigned long global_dbcr0[];
  647. #endif /* !__ASSEMBLY__ */
  648. #endif /* __ASM_POWERPC_REG_BOOKE_H__ */
  649. #endif /* __KERNEL__ */