pci-bridge.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  3. #define _ASM_POWERPC_PCI_BRIDGE_H
  4. #ifdef __KERNEL__
  5. /*
  6. */
  7. #include <linux/pci.h>
  8. #include <linux/list.h>
  9. #include <linux/ioport.h>
  10. #include <linux/numa.h>
  11. struct device_node;
  12. /*
  13. * PCI controller operations
  14. */
  15. struct pci_controller_ops {
  16. void (*dma_dev_setup)(struct pci_dev *pdev);
  17. void (*dma_bus_setup)(struct pci_bus *bus);
  18. bool (*iommu_bypass_supported)(struct pci_dev *pdev,
  19. u64 mask);
  20. int (*probe_mode)(struct pci_bus *bus);
  21. /* Called when pci_enable_device() is called. Returns true to
  22. * allow assignment/enabling of the device. */
  23. bool (*enable_device_hook)(struct pci_dev *pdev);
  24. void (*disable_device)(struct pci_dev *pdev);
  25. void (*release_device)(struct pci_dev *pdev);
  26. /* Called during PCI resource reassignment */
  27. resource_size_t (*window_alignment)(struct pci_bus *bus,
  28. unsigned long type);
  29. void (*setup_bridge)(struct pci_bus *bus,
  30. unsigned long type);
  31. void (*reset_secondary_bus)(struct pci_dev *pdev);
  32. #ifdef CONFIG_PCI_MSI
  33. int (*setup_msi_irqs)(struct pci_dev *pdev,
  34. int nvec, int type);
  35. void (*teardown_msi_irqs)(struct pci_dev *pdev);
  36. #endif
  37. void (*shutdown)(struct pci_controller *hose);
  38. };
  39. /*
  40. * Structure of a PCI controller (host bridge)
  41. */
  42. struct pci_controller {
  43. struct pci_bus *bus;
  44. char is_dynamic;
  45. #ifdef CONFIG_PPC64
  46. int node;
  47. #endif
  48. struct device_node *dn;
  49. struct list_head list_node;
  50. struct device *parent;
  51. int first_busno;
  52. int last_busno;
  53. int self_busno;
  54. struct resource busn;
  55. void __iomem *io_base_virt;
  56. #ifdef CONFIG_PPC64
  57. void __iomem *io_base_alloc;
  58. #endif
  59. resource_size_t io_base_phys;
  60. resource_size_t pci_io_size;
  61. /* Some machines have a special region to forward the ISA
  62. * "memory" cycles such as VGA memory regions. Left to 0
  63. * if unsupported
  64. */
  65. resource_size_t isa_mem_phys;
  66. resource_size_t isa_mem_size;
  67. struct pci_controller_ops controller_ops;
  68. struct pci_ops *ops;
  69. unsigned int __iomem *cfg_addr;
  70. void __iomem *cfg_data;
  71. /*
  72. * Used for variants of PCI indirect handling and possible quirks:
  73. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  74. * EXT_REG - provides access to PCI-e extended registers
  75. * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
  76. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  77. * to determine which bus number to match on when generating type0
  78. * config cycles
  79. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  80. * hanging if we don't have link and try to do config cycles to
  81. * anything but the PHB. Only allow talking to the PHB if this is
  82. * set.
  83. * BIG_ENDIAN - cfg_addr is a big endian register
  84. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  85. * the PLB4. Effectively disable MRM commands by setting this.
  86. * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
  87. * link status is in a RC PCIe cfg register (vs being a SoC register)
  88. */
  89. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  90. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  91. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  92. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  93. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  94. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  95. #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
  96. u32 indirect_type;
  97. /* Currently, we limit ourselves to 1 IO range and 3 mem
  98. * ranges since the common pci_bus structure can't handle more
  99. */
  100. struct resource io_resource;
  101. struct resource mem_resources[3];
  102. resource_size_t mem_offset[3];
  103. int global_number; /* PCI domain number */
  104. resource_size_t dma_window_base_cur;
  105. resource_size_t dma_window_size;
  106. #ifdef CONFIG_PPC64
  107. unsigned long buid;
  108. struct pci_dn *pci_data;
  109. #endif /* CONFIG_PPC64 */
  110. void *private_data;
  111. /* IRQ domain hierarchy */
  112. struct irq_domain *dev_domain;
  113. struct irq_domain *msi_domain;
  114. struct fwnode_handle *fwnode;
  115. };
  116. /* These are used for config access before all the PCI probing
  117. has been done. */
  118. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  119. int dev_fn, int where, u8 *val);
  120. extern int early_read_config_word(struct pci_controller *hose, int bus,
  121. int dev_fn, int where, u16 *val);
  122. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  123. int dev_fn, int where, u32 *val);
  124. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  125. int dev_fn, int where, u8 val);
  126. extern int early_write_config_word(struct pci_controller *hose, int bus,
  127. int dev_fn, int where, u16 val);
  128. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  129. int dev_fn, int where, u32 val);
  130. extern int early_find_capability(struct pci_controller *hose, int bus,
  131. int dev_fn, int cap);
  132. extern void setup_indirect_pci(struct pci_controller* hose,
  133. resource_size_t cfg_addr,
  134. resource_size_t cfg_data, u32 flags);
  135. extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
  136. int offset, int len, u32 *val);
  137. extern int __indirect_read_config(struct pci_controller *hose,
  138. unsigned char bus_number, unsigned int devfn,
  139. int offset, int len, u32 *val);
  140. extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
  141. int offset, int len, u32 val);
  142. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  143. {
  144. return bus->sysdata;
  145. }
  146. #ifdef CONFIG_PPC_PMAC
  147. extern int pci_device_from_OF_node(struct device_node *node,
  148. u8 *bus, u8 *devfn);
  149. #endif
  150. #ifndef CONFIG_PPC64
  151. #ifdef CONFIG_PPC_CHRP
  152. extern void pci_create_OF_bus_map(void);
  153. #endif
  154. #else /* CONFIG_PPC64 */
  155. /*
  156. * PCI stuff, for nodes representing PCI devices, pointed to
  157. * by device_node->data.
  158. */
  159. struct iommu_table;
  160. struct pci_dn {
  161. int flags;
  162. #define PCI_DN_FLAG_IOV_VF 0x01
  163. #define PCI_DN_FLAG_DEAD 0x02 /* Device has been hot-removed */
  164. int busno; /* pci bus number */
  165. int devfn; /* pci device and function number */
  166. int vendor_id; /* Vendor ID */
  167. int device_id; /* Device ID */
  168. int class_code; /* Device class code */
  169. struct pci_dn *parent;
  170. struct pci_controller *phb; /* for pci devices */
  171. struct iommu_table_group *table_group; /* for phb's or bridges */
  172. int pci_ext_config_space; /* for pci devices */
  173. #ifdef CONFIG_EEH
  174. struct eeh_dev *edev; /* eeh device */
  175. #endif
  176. #define IODA_INVALID_PE 0xFFFFFFFF
  177. unsigned int pe_number;
  178. #ifdef CONFIG_PCI_IOV
  179. u16 vfs_expanded; /* number of VFs IOV BAR expanded */
  180. u16 num_vfs; /* number of VFs enabled*/
  181. unsigned int *pe_num_map; /* PE# for the first VF PE or array */
  182. bool m64_single_mode; /* Use M64 BAR in Single Mode */
  183. #define IODA_INVALID_M64 (-1)
  184. int (*m64_map)[PCI_SRIOV_NUM_BARS]; /* Only used on powernv */
  185. int last_allow_rc; /* Only used on pseries */
  186. #endif /* CONFIG_PCI_IOV */
  187. int mps; /* Maximum Payload Size */
  188. struct list_head child_list;
  189. struct list_head list;
  190. struct resource holes[PCI_SRIOV_NUM_BARS];
  191. };
  192. /* Get the pointer to a device_node's pci_dn */
  193. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  194. extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
  195. int devfn);
  196. extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
  197. extern struct pci_dn *pci_add_device_node_info(struct pci_controller *hose,
  198. struct device_node *dn);
  199. extern void pci_remove_device_node_info(struct device_node *dn);
  200. #ifdef CONFIG_PCI_IOV
  201. struct pci_dn *add_sriov_vf_pdns(struct pci_dev *pdev);
  202. void remove_sriov_vf_pdns(struct pci_dev *pdev);
  203. #endif
  204. #if defined(CONFIG_EEH)
  205. static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
  206. {
  207. return pdn ? pdn->edev : NULL;
  208. }
  209. #else
  210. #define pdn_to_eeh_dev(x) (NULL)
  211. #endif
  212. /** Find the bus corresponding to the indicated device node */
  213. extern struct pci_bus *pci_find_bus_by_node(struct device_node *dn);
  214. /** Remove all of the PCI devices under this bus */
  215. extern void pci_hp_remove_devices(struct pci_bus *bus);
  216. /** Discover new pci devices under this bus, and add them */
  217. extern void pci_hp_add_devices(struct pci_bus *bus);
  218. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  219. extern int pcibios_map_io_space(struct pci_bus *bus);
  220. #ifdef CONFIG_NUMA
  221. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  222. #else
  223. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = NUMA_NO_NODE)
  224. #endif
  225. #endif /* CONFIG_PPC64 */
  226. /* Get the PCI host controller for an OF device */
  227. extern struct pci_controller *pci_find_hose_for_OF_device(
  228. struct device_node* node);
  229. extern struct pci_controller *pci_find_controller_for_domain(int domain_nr);
  230. /* Fill up host controller resources from the OF node */
  231. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  232. struct device_node *dev, int primary);
  233. /* Allocate & free a PCI host bridge structure */
  234. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  235. extern void pcibios_free_controller(struct pci_controller *phb);
  236. extern void pcibios_free_controller_deferred(struct pci_host_bridge *bridge);
  237. #ifdef CONFIG_PCI
  238. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  239. #else
  240. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  241. {
  242. return 0;
  243. }
  244. #endif /* CONFIG_PCI */
  245. #endif /* __KERNEL__ */
  246. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */