mpc8379_rdb.dts 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * MPC8379E RDB Device Tree Source
  4. *
  5. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  6. */
  7. /dts-v1/;
  8. / {
  9. compatible = "fsl,mpc8379rdb";
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. aliases {
  13. ethernet0 = &enet0;
  14. ethernet1 = &enet1;
  15. serial0 = &serial0;
  16. serial1 = &serial1;
  17. pci0 = &pci0;
  18. };
  19. cpus {
  20. #address-cells = <1>;
  21. #size-cells = <0>;
  22. PowerPC,8379@0 {
  23. device_type = "cpu";
  24. reg = <0x0>;
  25. d-cache-line-size = <32>;
  26. i-cache-line-size = <32>;
  27. d-cache-size = <32768>;
  28. i-cache-size = <32768>;
  29. timebase-frequency = <0>;
  30. bus-frequency = <0>;
  31. clock-frequency = <0>;
  32. };
  33. };
  34. memory {
  35. device_type = "memory";
  36. reg = <0x00000000 0x10000000>; // 256MB at 0
  37. };
  38. localbus@e0005000 {
  39. #address-cells = <2>;
  40. #size-cells = <1>;
  41. compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
  42. reg = <0xe0005000 0x1000>;
  43. interrupts = <77 0x8>;
  44. interrupt-parent = <&ipic>;
  45. // CS0 and CS1 are swapped when
  46. // booting from nand, but the
  47. // addresses are the same.
  48. ranges = <0x0 0x0 0xfe000000 0x00800000
  49. 0x1 0x0 0xe0600000 0x00008000
  50. 0x2 0x0 0xf0000000 0x00020000
  51. 0x3 0x0 0xfa000000 0x00008000>;
  52. flash@0,0 {
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. compatible = "cfi-flash";
  56. reg = <0x0 0x0 0x800000>;
  57. bank-width = <2>;
  58. device-width = <1>;
  59. };
  60. nand@1,0 {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "fsl,mpc8379-fcm-nand",
  64. "fsl,elbc-fcm-nand";
  65. reg = <0x1 0x0 0x8000>;
  66. u-boot@0 {
  67. reg = <0x0 0x100000>;
  68. read-only;
  69. };
  70. kernel@100000 {
  71. reg = <0x100000 0x300000>;
  72. };
  73. fs@400000 {
  74. reg = <0x400000 0x1c00000>;
  75. };
  76. };
  77. };
  78. immr@e0000000 {
  79. #address-cells = <1>;
  80. #size-cells = <1>;
  81. device_type = "soc";
  82. compatible = "simple-bus";
  83. ranges = <0x0 0xe0000000 0x00100000>;
  84. reg = <0xe0000000 0x00000200>;
  85. bus-frequency = <0>;
  86. wdt@200 {
  87. device_type = "watchdog";
  88. compatible = "mpc83xx_wdt";
  89. reg = <0x200 0x100>;
  90. };
  91. gpio1: gpio-controller@c00 {
  92. #gpio-cells = <2>;
  93. compatible = "fsl,mpc8379-gpio", "fsl,mpc8349-gpio";
  94. reg = <0xc00 0x100>;
  95. interrupts = <74 0x8>;
  96. interrupt-parent = <&ipic>;
  97. gpio-controller;
  98. };
  99. gpio2: gpio-controller@d00 {
  100. #gpio-cells = <2>;
  101. compatible = "fsl,mpc8379-gpio", "fsl,mpc8349-gpio";
  102. reg = <0xd00 0x100>;
  103. interrupts = <75 0x8>;
  104. interrupt-parent = <&ipic>;
  105. gpio-controller;
  106. };
  107. sleep-nexus {
  108. #address-cells = <1>;
  109. #size-cells = <1>;
  110. compatible = "simple-bus";
  111. sleep = <&pmc 0x0c000000>;
  112. ranges;
  113. i2c@3000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. cell-index = <0>;
  117. compatible = "fsl-i2c";
  118. reg = <0x3000 0x100>;
  119. interrupts = <14 0x8>;
  120. interrupt-parent = <&ipic>;
  121. dfsrr;
  122. dtt@48 {
  123. compatible = "national,lm75";
  124. reg = <0x48>;
  125. };
  126. at24@50 {
  127. compatible = "atmel,24c256";
  128. reg = <0x50>;
  129. };
  130. rtc@68 {
  131. compatible = "dallas,ds1339";
  132. reg = <0x68>;
  133. };
  134. mcu_pio: mcu@a {
  135. #gpio-cells = <2>;
  136. compatible = "fsl,mc9s08qg8-mpc8379erdb",
  137. "fsl,mcu-mpc8349emitx";
  138. reg = <0x0a>;
  139. gpio-controller;
  140. };
  141. };
  142. sdhci@2e000 {
  143. compatible = "fsl,mpc8379-esdhc", "fsl,esdhc";
  144. reg = <0x2e000 0x1000>;
  145. interrupts = <42 0x8>;
  146. interrupt-parent = <&ipic>;
  147. sdhci,wp-inverted;
  148. /* Filled in by U-Boot */
  149. clock-frequency = <111111111>;
  150. };
  151. };
  152. i2c@3100 {
  153. #address-cells = <1>;
  154. #size-cells = <0>;
  155. cell-index = <1>;
  156. compatible = "fsl-i2c";
  157. reg = <0x3100 0x100>;
  158. interrupts = <15 0x8>;
  159. interrupt-parent = <&ipic>;
  160. dfsrr;
  161. };
  162. spi@7000 {
  163. cell-index = <0>;
  164. compatible = "fsl,spi";
  165. reg = <0x7000 0x1000>;
  166. interrupts = <16 0x8>;
  167. interrupt-parent = <&ipic>;
  168. mode = "cpu";
  169. };
  170. dma@82a8 {
  171. #address-cells = <1>;
  172. #size-cells = <1>;
  173. compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
  174. reg = <0x82a8 4>;
  175. ranges = <0 0x8100 0x1a8>;
  176. interrupt-parent = <&ipic>;
  177. interrupts = <71 8>;
  178. cell-index = <0>;
  179. dma-channel@0 {
  180. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  181. reg = <0 0x80>;
  182. cell-index = <0>;
  183. interrupt-parent = <&ipic>;
  184. interrupts = <71 8>;
  185. };
  186. dma-channel@80 {
  187. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  188. reg = <0x80 0x80>;
  189. cell-index = <1>;
  190. interrupt-parent = <&ipic>;
  191. interrupts = <71 8>;
  192. };
  193. dma-channel@100 {
  194. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  195. reg = <0x100 0x80>;
  196. cell-index = <2>;
  197. interrupt-parent = <&ipic>;
  198. interrupts = <71 8>;
  199. };
  200. dma-channel@180 {
  201. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  202. reg = <0x180 0x28>;
  203. cell-index = <3>;
  204. interrupt-parent = <&ipic>;
  205. interrupts = <71 8>;
  206. };
  207. };
  208. usb@23000 {
  209. compatible = "fsl-usb2-dr";
  210. reg = <0x23000 0x1000>;
  211. #address-cells = <1>;
  212. #size-cells = <0>;
  213. interrupt-parent = <&ipic>;
  214. interrupts = <38 0x8>;
  215. phy_type = "ulpi";
  216. sleep = <&pmc 0x00c00000>;
  217. };
  218. enet0: ethernet@24000 {
  219. #address-cells = <1>;
  220. #size-cells = <1>;
  221. cell-index = <0>;
  222. device_type = "network";
  223. model = "eTSEC";
  224. compatible = "gianfar";
  225. reg = <0x24000 0x1000>;
  226. ranges = <0x0 0x24000 0x1000>;
  227. local-mac-address = [ 00 00 00 00 00 00 ];
  228. interrupts = <32 0x8 33 0x8 34 0x8>;
  229. phy-connection-type = "mii";
  230. interrupt-parent = <&ipic>;
  231. tbi-handle = <&tbi0>;
  232. phy-handle = <&phy2>;
  233. sleep = <&pmc 0xc0000000>;
  234. fsl,magic-packet;
  235. mdio@520 {
  236. #address-cells = <1>;
  237. #size-cells = <0>;
  238. compatible = "fsl,gianfar-mdio";
  239. reg = <0x520 0x20>;
  240. phy2: ethernet-phy@2 {
  241. interrupt-parent = <&ipic>;
  242. interrupts = <17 0x8>;
  243. reg = <0x2>;
  244. };
  245. tbi0: tbi-phy@11 {
  246. reg = <0x11>;
  247. device_type = "tbi-phy";
  248. };
  249. };
  250. };
  251. enet1: ethernet@25000 {
  252. #address-cells = <1>;
  253. #size-cells = <1>;
  254. cell-index = <1>;
  255. device_type = "network";
  256. model = "eTSEC";
  257. compatible = "gianfar";
  258. reg = <0x25000 0x1000>;
  259. ranges = <0x0 0x25000 0x1000>;
  260. local-mac-address = [ 00 00 00 00 00 00 ];
  261. interrupts = <35 0x8 36 0x8 37 0x8>;
  262. phy-connection-type = "mii";
  263. interrupt-parent = <&ipic>;
  264. fixed-link = <1 1 1000 0 0>;
  265. tbi-handle = <&tbi1>;
  266. sleep = <&pmc 0x30000000>;
  267. fsl,magic-packet;
  268. mdio@520 {
  269. #address-cells = <1>;
  270. #size-cells = <0>;
  271. compatible = "fsl,gianfar-tbi";
  272. reg = <0x520 0x20>;
  273. tbi1: tbi-phy@11 {
  274. reg = <0x11>;
  275. device_type = "tbi-phy";
  276. };
  277. };
  278. };
  279. serial0: serial@4500 {
  280. cell-index = <0>;
  281. device_type = "serial";
  282. compatible = "fsl,ns16550", "ns16550";
  283. reg = <0x4500 0x100>;
  284. clock-frequency = <0>;
  285. interrupts = <9 0x8>;
  286. interrupt-parent = <&ipic>;
  287. };
  288. serial1: serial@4600 {
  289. cell-index = <1>;
  290. device_type = "serial";
  291. compatible = "fsl,ns16550", "ns16550";
  292. reg = <0x4600 0x100>;
  293. clock-frequency = <0>;
  294. interrupts = <10 0x8>;
  295. interrupt-parent = <&ipic>;
  296. };
  297. crypto@30000 {
  298. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  299. "fsl,sec2.1", "fsl,sec2.0";
  300. reg = <0x30000 0x10000>;
  301. interrupts = <11 0x8>;
  302. interrupt-parent = <&ipic>;
  303. fsl,num-channels = <4>;
  304. fsl,channel-fifo-len = <24>;
  305. fsl,exec-units-mask = <0x9fe>;
  306. fsl,descriptor-types-mask = <0x3ab0ebf>;
  307. sleep = <&pmc 0x03000000>;
  308. };
  309. sata@18000 {
  310. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  311. reg = <0x18000 0x1000>;
  312. interrupts = <44 0x8>;
  313. interrupt-parent = <&ipic>;
  314. sleep = <&pmc 0x000000c0>;
  315. };
  316. sata@19000 {
  317. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  318. reg = <0x19000 0x1000>;
  319. interrupts = <45 0x8>;
  320. interrupt-parent = <&ipic>;
  321. sleep = <&pmc 0x00000030>;
  322. };
  323. sata@1a000 {
  324. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  325. reg = <0x1a000 0x1000>;
  326. interrupts = <46 0x8>;
  327. interrupt-parent = <&ipic>;
  328. sleep = <&pmc 0x0000000c>;
  329. };
  330. sata@1b000 {
  331. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  332. reg = <0x1b000 0x1000>;
  333. interrupts = <47 0x8>;
  334. interrupt-parent = <&ipic>;
  335. sleep = <&pmc 0x00000003>;
  336. };
  337. /* IPIC
  338. * interrupts cell = <intr #, sense>
  339. * sense values match linux IORESOURCE_IRQ_* defines:
  340. * sense == 8: Level, low assertion
  341. * sense == 2: Edge, high-to-low change
  342. */
  343. ipic: interrupt-controller@700 {
  344. compatible = "fsl,ipic";
  345. interrupt-controller;
  346. #address-cells = <0>;
  347. #interrupt-cells = <2>;
  348. reg = <0x700 0x100>;
  349. };
  350. pmc: power@b00 {
  351. compatible = "fsl,mpc8379-pmc", "fsl,mpc8349-pmc";
  352. reg = <0xb00 0x100 0xa00 0x100>;
  353. interrupts = <80 0x8>;
  354. interrupt-parent = <&ipic>;
  355. };
  356. };
  357. pci0: pci@e0008500 {
  358. interrupt-map-mask = <0xf800 0 0 7>;
  359. interrupt-map = <
  360. /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
  361. /* IDSEL AD14 IRQ6 inta */
  362. 0x7000 0x0 0x0 0x1 &ipic 22 0x8
  363. /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
  364. 0x7800 0x0 0x0 0x1 &ipic 21 0x8
  365. 0x7800 0x0 0x0 0x2 &ipic 22 0x8
  366. 0x7800 0x0 0x0 0x4 &ipic 23 0x8
  367. /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
  368. 0xE000 0x0 0x0 0x1 &ipic 23 0x8
  369. 0xE000 0x0 0x0 0x2 &ipic 21 0x8
  370. 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
  371. interrupt-parent = <&ipic>;
  372. interrupts = <66 0x8>;
  373. bus-range = <0x0 0x0>;
  374. ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  375. 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  376. 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
  377. sleep = <&pmc 0x00010000>;
  378. clock-frequency = <66666666>;
  379. #interrupt-cells = <1>;
  380. #size-cells = <2>;
  381. #address-cells = <3>;
  382. reg = <0xe0008500 0x100 /* internal registers */
  383. 0xe0008300 0x8>; /* config space access registers */
  384. compatible = "fsl,mpc8349-pci";
  385. device_type = "pci";
  386. };
  387. leds {
  388. compatible = "gpio-leds";
  389. pwr {
  390. gpios = <&mcu_pio 0 0>;
  391. default-state = "on";
  392. };
  393. hdd {
  394. gpios = <&mcu_pio 1 0>;
  395. linux,default-trigger = "disk-activity";
  396. };
  397. };
  398. };