mpc5121.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * base MPC5121 Device Tree Source
  4. *
  5. * Copyright 2007-2008 Freescale Semiconductor Inc.
  6. */
  7. #include <dt-bindings/clock/mpc512x-clock.h>
  8. /dts-v1/;
  9. / {
  10. model = "mpc5121";
  11. compatible = "fsl,mpc5121";
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. interrupt-parent = <&ipic>;
  15. aliases {
  16. ethernet0 = &eth0;
  17. pci = &pci;
  18. };
  19. cpus {
  20. #address-cells = <1>;
  21. #size-cells = <0>;
  22. PowerPC,5121@0 {
  23. device_type = "cpu";
  24. reg = <0>;
  25. d-cache-line-size = <0x20>; /* 32 bytes */
  26. i-cache-line-size = <0x20>; /* 32 bytes */
  27. d-cache-size = <0x8000>; /* L1, 32K */
  28. i-cache-size = <0x8000>; /* L1, 32K */
  29. timebase-frequency = <49500000>;/* 49.5 MHz (csb/4) */
  30. bus-frequency = <198000000>; /* 198 MHz csb bus */
  31. clock-frequency = <396000000>; /* 396 MHz ppc core */
  32. };
  33. };
  34. memory {
  35. device_type = "memory";
  36. reg = <0x00000000 0x10000000>; /* 256MB at 0 */
  37. };
  38. mbx@20000000 {
  39. compatible = "fsl,mpc5121-mbx";
  40. reg = <0x20000000 0x4000>;
  41. interrupts = <66 0x8>;
  42. clocks = <&clks MPC512x_CLK_MBX_BUS>,
  43. <&clks MPC512x_CLK_MBX_3D>,
  44. <&clks MPC512x_CLK_MBX>;
  45. clock-names = "mbx-bus", "mbx-3d", "mbx";
  46. };
  47. sram@30000000 {
  48. compatible = "fsl,mpc5121-sram";
  49. reg = <0x30000000 0x20000>; /* 128K at 0x30000000 */
  50. };
  51. nfc@40000000 {
  52. compatible = "fsl,mpc5121-nfc";
  53. reg = <0x40000000 0x100000>; /* 1M at 0x40000000 */
  54. interrupts = <6 8>;
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. clocks = <&clks MPC512x_CLK_NFC>;
  58. clock-names = "ipg";
  59. };
  60. localbus@80000020 {
  61. compatible = "fsl,mpc5121-localbus";
  62. #address-cells = <2>;
  63. #size-cells = <1>;
  64. reg = <0x80000020 0x40>;
  65. ranges = <0x0 0x0 0xfc000000 0x04000000>;
  66. };
  67. clocks {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. osc: osc {
  71. compatible = "fixed-clock";
  72. #clock-cells = <0>;
  73. clock-frequency = <33000000>;
  74. };
  75. };
  76. soc@80000000 {
  77. compatible = "fsl,mpc5121-immr";
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. ranges = <0x0 0x80000000 0x400000>;
  81. reg = <0x80000000 0x400000>;
  82. bus-frequency = <66000000>; /* 66 MHz ips bus */
  83. /*
  84. * IPIC
  85. * interrupts cell = <intr #, sense>
  86. * sense values match linux IORESOURCE_IRQ_* defines:
  87. * sense == 8: Level, low assertion
  88. * sense == 2: Edge, high-to-low change
  89. */
  90. ipic: interrupt-controller@c00 {
  91. compatible = "fsl,mpc5121-ipic", "fsl,ipic";
  92. interrupt-controller;
  93. #address-cells = <0>;
  94. #interrupt-cells = <2>;
  95. reg = <0xc00 0x100>;
  96. };
  97. /* Watchdog timer */
  98. wdt@900 {
  99. compatible = "fsl,mpc5121-wdt";
  100. reg = <0x900 0x100>;
  101. };
  102. /* Real time clock */
  103. rtc@a00 {
  104. compatible = "fsl,mpc5121-rtc";
  105. reg = <0xa00 0x100>;
  106. interrupts = <79 0x8 80 0x8>;
  107. };
  108. /* Reset module */
  109. reset@e00 {
  110. compatible = "fsl,mpc5121-reset";
  111. reg = <0xe00 0x100>;
  112. };
  113. /* Clock control */
  114. clks: clock@f00 {
  115. compatible = "fsl,mpc5121-clock";
  116. reg = <0xf00 0x100>;
  117. #clock-cells = <1>;
  118. clocks = <&osc>;
  119. clock-names = "osc";
  120. };
  121. /* Power Management Controller */
  122. pmc@1000{
  123. compatible = "fsl,mpc5121-pmc";
  124. reg = <0x1000 0x100>;
  125. interrupts = <83 0x8>;
  126. };
  127. gpio@1100 {
  128. compatible = "fsl,mpc5121-gpio";
  129. reg = <0x1100 0x100>;
  130. interrupts = <78 0x8>;
  131. };
  132. can@1300 {
  133. compatible = "fsl,mpc5121-mscan";
  134. reg = <0x1300 0x80>;
  135. interrupts = <12 0x8>;
  136. clocks = <&clks MPC512x_CLK_BDLC>,
  137. <&clks MPC512x_CLK_IPS>,
  138. <&clks MPC512x_CLK_SYS>,
  139. <&clks MPC512x_CLK_REF>,
  140. <&clks MPC512x_CLK_MSCAN0_MCLK>;
  141. clock-names = "ipg", "ips", "sys", "ref", "mclk";
  142. };
  143. can@1380 {
  144. compatible = "fsl,mpc5121-mscan";
  145. reg = <0x1380 0x80>;
  146. interrupts = <13 0x8>;
  147. clocks = <&clks MPC512x_CLK_BDLC>,
  148. <&clks MPC512x_CLK_IPS>,
  149. <&clks MPC512x_CLK_SYS>,
  150. <&clks MPC512x_CLK_REF>,
  151. <&clks MPC512x_CLK_MSCAN1_MCLK>;
  152. clock-names = "ipg", "ips", "sys", "ref", "mclk";
  153. };
  154. sdhc@1500 {
  155. compatible = "fsl,mpc5121-sdhc";
  156. reg = <0x1500 0x100>;
  157. interrupts = <8 0x8>;
  158. dmas = <&dma0 30>;
  159. dma-names = "rx-tx";
  160. clocks = <&clks MPC512x_CLK_IPS>,
  161. <&clks MPC512x_CLK_SDHC>;
  162. clock-names = "ipg", "per";
  163. };
  164. i2c@1700 {
  165. #address-cells = <1>;
  166. #size-cells = <0>;
  167. compatible = "fsl,mpc5121-i2c", "fsl-i2c";
  168. reg = <0x1700 0x20>;
  169. interrupts = <9 0x8>;
  170. clocks = <&clks MPC512x_CLK_I2C>;
  171. clock-names = "ipg";
  172. };
  173. i2c@1720 {
  174. #address-cells = <1>;
  175. #size-cells = <0>;
  176. compatible = "fsl,mpc5121-i2c", "fsl-i2c";
  177. reg = <0x1720 0x20>;
  178. interrupts = <10 0x8>;
  179. clocks = <&clks MPC512x_CLK_I2C>;
  180. clock-names = "ipg";
  181. };
  182. i2c@1740 {
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. compatible = "fsl,mpc5121-i2c", "fsl-i2c";
  186. reg = <0x1740 0x20>;
  187. interrupts = <11 0x8>;
  188. clocks = <&clks MPC512x_CLK_I2C>;
  189. clock-names = "ipg";
  190. };
  191. i2ccontrol@1760 {
  192. compatible = "fsl,mpc5121-i2c-ctrl";
  193. reg = <0x1760 0x8>;
  194. };
  195. axe@2000 {
  196. compatible = "fsl,mpc5121-axe";
  197. reg = <0x2000 0x100>;
  198. interrupts = <42 0x8>;
  199. clocks = <&clks MPC512x_CLK_AXE>;
  200. clock-names = "ipg";
  201. };
  202. display@2100 {
  203. compatible = "fsl,mpc5121-diu";
  204. reg = <0x2100 0x100>;
  205. interrupts = <64 0x8>;
  206. clocks = <&clks MPC512x_CLK_DIU>;
  207. clock-names = "ipg";
  208. };
  209. can@2300 {
  210. compatible = "fsl,mpc5121-mscan";
  211. reg = <0x2300 0x80>;
  212. interrupts = <90 0x8>;
  213. clocks = <&clks MPC512x_CLK_BDLC>,
  214. <&clks MPC512x_CLK_IPS>,
  215. <&clks MPC512x_CLK_SYS>,
  216. <&clks MPC512x_CLK_REF>,
  217. <&clks MPC512x_CLK_MSCAN2_MCLK>;
  218. clock-names = "ipg", "ips", "sys", "ref", "mclk";
  219. };
  220. can@2380 {
  221. compatible = "fsl,mpc5121-mscan";
  222. reg = <0x2380 0x80>;
  223. interrupts = <91 0x8>;
  224. clocks = <&clks MPC512x_CLK_BDLC>,
  225. <&clks MPC512x_CLK_IPS>,
  226. <&clks MPC512x_CLK_SYS>,
  227. <&clks MPC512x_CLK_REF>,
  228. <&clks MPC512x_CLK_MSCAN3_MCLK>;
  229. clock-names = "ipg", "ips", "sys", "ref", "mclk";
  230. };
  231. viu@2400 {
  232. compatible = "fsl,mpc5121-viu";
  233. reg = <0x2400 0x400>;
  234. interrupts = <67 0x8>;
  235. clocks = <&clks MPC512x_CLK_VIU>;
  236. clock-names = "ipg";
  237. };
  238. mdio@2800 {
  239. compatible = "fsl,mpc5121-fec-mdio";
  240. reg = <0x2800 0x800>;
  241. #address-cells = <1>;
  242. #size-cells = <0>;
  243. clocks = <&clks MPC512x_CLK_FEC>;
  244. clock-names = "per";
  245. };
  246. eth0: ethernet@2800 {
  247. device_type = "network";
  248. compatible = "fsl,mpc5121-fec";
  249. reg = <0x2800 0x800>;
  250. local-mac-address = [ 00 00 00 00 00 00 ];
  251. interrupts = <4 0x8>;
  252. clocks = <&clks MPC512x_CLK_FEC>;
  253. clock-names = "per";
  254. };
  255. /* USB1 using external ULPI PHY */
  256. usb@3000 {
  257. compatible = "fsl,mpc5121-usb2-dr";
  258. reg = <0x3000 0x600>;
  259. #address-cells = <1>;
  260. #size-cells = <0>;
  261. interrupts = <43 0x8>;
  262. dr_mode = "otg";
  263. phy_type = "ulpi";
  264. clocks = <&clks MPC512x_CLK_USB1>;
  265. clock-names = "ipg";
  266. };
  267. /* USB0 using internal UTMI PHY */
  268. usb@4000 {
  269. compatible = "fsl,mpc5121-usb2-dr";
  270. reg = <0x4000 0x600>;
  271. #address-cells = <1>;
  272. #size-cells = <0>;
  273. interrupts = <44 0x8>;
  274. dr_mode = "otg";
  275. phy_type = "utmi_wide";
  276. clocks = <&clks MPC512x_CLK_USB2>;
  277. clock-names = "ipg";
  278. };
  279. /* IO control */
  280. ioctl@a000 {
  281. compatible = "fsl,mpc5121-ioctl";
  282. reg = <0xA000 0x1000>;
  283. };
  284. /* LocalPlus controller */
  285. lpc@10000 {
  286. compatible = "fsl,mpc5121-lpc";
  287. reg = <0x10000 0x100>;
  288. };
  289. sclpc@10100 {
  290. compatible = "fsl,mpc512x-lpbfifo";
  291. reg = <0x10100 0x50>;
  292. interrupts = <7 0x8>;
  293. dmas = <&dma0 26>;
  294. dma-names = "rx-tx";
  295. };
  296. pata@10200 {
  297. compatible = "fsl,mpc5121-pata";
  298. reg = <0x10200 0x100>;
  299. interrupts = <5 0x8>;
  300. clocks = <&clks MPC512x_CLK_PATA>;
  301. clock-names = "ipg";
  302. };
  303. /* 512x PSCs are not 52xx PSC compatible */
  304. /* PSC0 */
  305. psc@11000 {
  306. compatible = "fsl,mpc5121-psc";
  307. reg = <0x11000 0x100>;
  308. interrupts = <40 0x8>;
  309. fsl,rx-fifo-size = <16>;
  310. fsl,tx-fifo-size = <16>;
  311. clocks = <&clks MPC512x_CLK_PSC0>,
  312. <&clks MPC512x_CLK_PSC0_MCLK>;
  313. clock-names = "ipg", "mclk";
  314. };
  315. /* PSC1 */
  316. psc@11100 {
  317. compatible = "fsl,mpc5121-psc";
  318. reg = <0x11100 0x100>;
  319. interrupts = <40 0x8>;
  320. fsl,rx-fifo-size = <16>;
  321. fsl,tx-fifo-size = <16>;
  322. clocks = <&clks MPC512x_CLK_PSC1>,
  323. <&clks MPC512x_CLK_PSC1_MCLK>;
  324. clock-names = "ipg", "mclk";
  325. };
  326. /* PSC2 */
  327. psc@11200 {
  328. compatible = "fsl,mpc5121-psc";
  329. reg = <0x11200 0x100>;
  330. interrupts = <40 0x8>;
  331. fsl,rx-fifo-size = <16>;
  332. fsl,tx-fifo-size = <16>;
  333. clocks = <&clks MPC512x_CLK_PSC2>,
  334. <&clks MPC512x_CLK_PSC2_MCLK>;
  335. clock-names = "ipg", "mclk";
  336. };
  337. /* PSC3 */
  338. psc@11300 {
  339. compatible = "fsl,mpc5121-psc-uart", "fsl,mpc5121-psc";
  340. reg = <0x11300 0x100>;
  341. interrupts = <40 0x8>;
  342. fsl,rx-fifo-size = <16>;
  343. fsl,tx-fifo-size = <16>;
  344. clocks = <&clks MPC512x_CLK_PSC3>,
  345. <&clks MPC512x_CLK_PSC3_MCLK>;
  346. clock-names = "ipg", "mclk";
  347. };
  348. /* PSC4 */
  349. psc@11400 {
  350. compatible = "fsl,mpc5121-psc-uart", "fsl,mpc5121-psc";
  351. reg = <0x11400 0x100>;
  352. interrupts = <40 0x8>;
  353. fsl,rx-fifo-size = <16>;
  354. fsl,tx-fifo-size = <16>;
  355. clocks = <&clks MPC512x_CLK_PSC4>,
  356. <&clks MPC512x_CLK_PSC4_MCLK>;
  357. clock-names = "ipg", "mclk";
  358. };
  359. /* PSC5 */
  360. psc@11500 {
  361. compatible = "fsl,mpc5121-psc";
  362. reg = <0x11500 0x100>;
  363. interrupts = <40 0x8>;
  364. fsl,rx-fifo-size = <16>;
  365. fsl,tx-fifo-size = <16>;
  366. clocks = <&clks MPC512x_CLK_PSC5>,
  367. <&clks MPC512x_CLK_PSC5_MCLK>;
  368. clock-names = "ipg", "mclk";
  369. };
  370. /* PSC6 */
  371. psc@11600 {
  372. compatible = "fsl,mpc5121-psc";
  373. reg = <0x11600 0x100>;
  374. interrupts = <40 0x8>;
  375. fsl,rx-fifo-size = <16>;
  376. fsl,tx-fifo-size = <16>;
  377. clocks = <&clks MPC512x_CLK_PSC6>,
  378. <&clks MPC512x_CLK_PSC6_MCLK>;
  379. clock-names = "ipg", "mclk";
  380. };
  381. /* PSC7 */
  382. psc@11700 {
  383. compatible = "fsl,mpc5121-psc";
  384. reg = <0x11700 0x100>;
  385. interrupts = <40 0x8>;
  386. fsl,rx-fifo-size = <16>;
  387. fsl,tx-fifo-size = <16>;
  388. clocks = <&clks MPC512x_CLK_PSC7>,
  389. <&clks MPC512x_CLK_PSC7_MCLK>;
  390. clock-names = "ipg", "mclk";
  391. };
  392. /* PSC8 */
  393. psc@11800 {
  394. compatible = "fsl,mpc5121-psc";
  395. reg = <0x11800 0x100>;
  396. interrupts = <40 0x8>;
  397. fsl,rx-fifo-size = <16>;
  398. fsl,tx-fifo-size = <16>;
  399. clocks = <&clks MPC512x_CLK_PSC8>,
  400. <&clks MPC512x_CLK_PSC8_MCLK>;
  401. clock-names = "ipg", "mclk";
  402. };
  403. /* PSC9 */
  404. psc@11900 {
  405. compatible = "fsl,mpc5121-psc";
  406. reg = <0x11900 0x100>;
  407. interrupts = <40 0x8>;
  408. fsl,rx-fifo-size = <16>;
  409. fsl,tx-fifo-size = <16>;
  410. clocks = <&clks MPC512x_CLK_PSC9>,
  411. <&clks MPC512x_CLK_PSC9_MCLK>;
  412. clock-names = "ipg", "mclk";
  413. };
  414. /* PSC10 */
  415. psc@11a00 {
  416. compatible = "fsl,mpc5121-psc";
  417. reg = <0x11a00 0x100>;
  418. interrupts = <40 0x8>;
  419. fsl,rx-fifo-size = <16>;
  420. fsl,tx-fifo-size = <16>;
  421. clocks = <&clks MPC512x_CLK_PSC10>,
  422. <&clks MPC512x_CLK_PSC10_MCLK>;
  423. clock-names = "ipg", "mclk";
  424. };
  425. /* PSC11 */
  426. psc@11b00 {
  427. compatible = "fsl,mpc5121-psc";
  428. reg = <0x11b00 0x100>;
  429. interrupts = <40 0x8>;
  430. fsl,rx-fifo-size = <16>;
  431. fsl,tx-fifo-size = <16>;
  432. clocks = <&clks MPC512x_CLK_PSC11>,
  433. <&clks MPC512x_CLK_PSC11_MCLK>;
  434. clock-names = "ipg", "mclk";
  435. };
  436. pscfifo@11f00 {
  437. compatible = "fsl,mpc5121-psc-fifo";
  438. reg = <0x11f00 0x100>;
  439. interrupts = <40 0x8>;
  440. clocks = <&clks MPC512x_CLK_PSC_FIFO>;
  441. clock-names = "ipg";
  442. };
  443. dma0: dma@14000 {
  444. compatible = "fsl,mpc5121-dma";
  445. reg = <0x14000 0x1800>;
  446. interrupts = <65 0x8>;
  447. #dma-cells = <1>;
  448. };
  449. };
  450. pci: pci@80008500 {
  451. compatible = "fsl,mpc5121-pci";
  452. device_type = "pci";
  453. interrupts = <1 0x8>;
  454. clock-frequency = <0>;
  455. #address-cells = <3>;
  456. #size-cells = <2>;
  457. #interrupt-cells = <1>;
  458. clocks = <&clks MPC512x_CLK_PCI>;
  459. clock-names = "ipg";
  460. reg = <0x80008500 0x100 /* internal registers */
  461. 0x80008300 0x8>; /* config space access registers */
  462. bus-range = <0x0 0x0>;
  463. ranges = <0x42000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  464. 0x02000000 0x0 0xb0000000 0xb0000000 0x0 0x10000000
  465. 0x01000000 0x0 0x00000000 0x84000000 0x0 0x01000000>;
  466. };
  467. };