t1024qds.dts 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * T1024 QDS Device Tree Source
  3. *
  4. * Copyright 2014 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /include/ "t102xsi-pre.dtsi"
  35. / {
  36. model = "fsl,T1024QDS";
  37. compatible = "fsl,T1024QDS";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. reserved-memory {
  42. #address-cells = <2>;
  43. #size-cells = <2>;
  44. ranges;
  45. bman_fbpr: bman-fbpr {
  46. size = <0 0x1000000>;
  47. alignment = <0 0x1000000>;
  48. };
  49. qman_fqd: qman-fqd {
  50. size = <0 0x400000>;
  51. alignment = <0 0x400000>;
  52. };
  53. qman_pfdr: qman-pfdr {
  54. size = <0 0x2000000>;
  55. alignment = <0 0x2000000>;
  56. };
  57. };
  58. ifc: localbus@ffe124000 {
  59. reg = <0xf 0xfe124000 0 0x2000>;
  60. ranges = <0 0 0xf 0xe8000000 0x08000000
  61. 2 0 0xf 0xff800000 0x00010000
  62. 3 0 0xf 0xffdf0000 0x00008000>;
  63. nor@0,0 {
  64. #address-cells = <1>;
  65. #size-cells = <1>;
  66. compatible = "cfi-flash";
  67. reg = <0x0 0x0 0x8000000>;
  68. bank-width = <2>;
  69. device-width = <1>;
  70. };
  71. nand@2,0 {
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. compatible = "fsl,ifc-nand";
  75. reg = <0x2 0x0 0x10000>;
  76. };
  77. board-control@3,0 {
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. compatible = "fsl,tetra-fpga", "fsl,fpga-qixis";
  81. reg = <3 0 0x300>;
  82. ranges = <0 3 0 0x300>;
  83. };
  84. };
  85. memory {
  86. device_type = "memory";
  87. };
  88. dcsr: dcsr@f00000000 {
  89. ranges = <0x00000000 0xf 0x00000000 0x01072000>;
  90. };
  91. bportals: bman-portals@ff4000000 {
  92. ranges = <0x0 0xf 0xf4000000 0x2000000>;
  93. };
  94. qportals: qman-portals@ff6000000 {
  95. ranges = <0x0 0xf 0xf6000000 0x2000000>;
  96. };
  97. soc: soc@ffe000000 {
  98. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  99. reg = <0xf 0xfe000000 0 0x00001000>;
  100. spi@110000 {
  101. flash@0 {
  102. #address-cells = <1>;
  103. #size-cells = <1>;
  104. compatible = "micron,n25q128a11", "jedec,spi-nor"; /* 16MB */
  105. reg = <0>;
  106. spi-max-frequency = <10000000>;
  107. };
  108. flash@1 {
  109. #address-cells = <1>;
  110. #size-cells = <1>;
  111. compatible = "sst,sst25wf040", "jedec,spi-nor"; /* 512KB */
  112. reg = <1>;
  113. spi-max-frequency = <10000000>;
  114. };
  115. flash@2 {
  116. #address-cells = <1>;
  117. #size-cells = <1>;
  118. compatible = "eon,en25s64", "jedec,spi-nor"; /* 8MB */
  119. reg = <2>;
  120. spi-max-frequency = <10000000>;
  121. };
  122. slic@2 {
  123. compatible = "maxim,ds26522";
  124. reg = <2>;
  125. spi-max-frequency = <2000000>;
  126. };
  127. slic@3 {
  128. compatible = "maxim,ds26522";
  129. reg = <3>;
  130. spi-max-frequency = <2000000>;
  131. };
  132. };
  133. i2c@118000 {
  134. pca9547@77 {
  135. compatible = "nxp,pca9547";
  136. reg = <0x77>;
  137. #address-cells = <1>;
  138. #size-cells = <0>;
  139. i2c@0 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. reg = <0x0>;
  143. eeprom@50 {
  144. compatible = "atmel,24c512";
  145. reg = <0x50>;
  146. };
  147. eeprom@51 {
  148. compatible = "atmel,24c02";
  149. reg = <0x51>;
  150. };
  151. eeprom@57 {
  152. compatible = "atmel,24c02";
  153. reg = <0x57>;
  154. };
  155. };
  156. i2c@2 {
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. reg = <0x2>;
  160. ina220@40 {
  161. compatible = "ti,ina220";
  162. reg = <0x40>;
  163. shunt-resistor = <1000>;
  164. };
  165. ina220@41 {
  166. compatible = "ti,ina220";
  167. reg = <0x41>;
  168. shunt-resistor = <1000>;
  169. };
  170. };
  171. i2c@3 {
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. reg = <0x3>;
  175. adt7461@4c {
  176. /* Thermal Monitor */
  177. compatible = "adi,adt7461";
  178. reg = <0x4c>;
  179. };
  180. eeprom@55 {
  181. compatible = "atmel,24c02";
  182. reg = <0x55>;
  183. };
  184. eeprom@56 {
  185. compatible = "atmel,24c512";
  186. reg = <0x56>;
  187. };
  188. eeprom@57 {
  189. compatible = "atmel,24c512";
  190. reg = <0x57>;
  191. };
  192. };
  193. };
  194. rtc@68 {
  195. compatible = "dallas,ds3232";
  196. reg = <0x68>;
  197. interrupts = <0x5 0x1 0 0>;
  198. };
  199. };
  200. };
  201. pci0: pcie@ffe240000 {
  202. reg = <0xf 0xfe240000 0 0x10000>;
  203. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0 0x10000000
  204. 0x01000000 0 0x00000000 0xf 0xf8000000 0 0x00010000>;
  205. pcie@0 {
  206. ranges = <0x02000000 0 0xe0000000
  207. 0x02000000 0 0xe0000000
  208. 0 0x10000000
  209. 0x01000000 0 0x00000000
  210. 0x01000000 0 0x00000000
  211. 0 0x00010000>;
  212. };
  213. };
  214. pci1: pcie@ffe250000 {
  215. reg = <0xf 0xfe250000 0 0x10000>;
  216. ranges = <0x02000000 0 0xe0000000 0xc 0x10000000 0 0x10000000
  217. 0x01000000 0 0x00000000 0xf 0xf8010000 0 0x00010000>;
  218. pcie@0 {
  219. ranges = <0x02000000 0 0xe0000000
  220. 0x02000000 0 0xe0000000
  221. 0 0x10000000
  222. 0x01000000 0 0x00000000
  223. 0x01000000 0 0x00000000
  224. 0 0x00010000>;
  225. };
  226. };
  227. pci2: pcie@ffe260000 {
  228. reg = <0xf 0xfe260000 0 0x10000>;
  229. ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x10000000
  230. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  231. pcie@0 {
  232. ranges = <0x02000000 0 0xe0000000
  233. 0x02000000 0 0xe0000000
  234. 0 0x10000000
  235. 0x01000000 0 0x00000000
  236. 0x01000000 0 0x00000000
  237. 0 0x00010000>;
  238. };
  239. };
  240. };
  241. #include "t1024si-post.dtsi"