p5020si-pre.dtsi 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * P5020/P5010 Silicon/SoC Device Tree Source (pre include)
  3. *
  4. * Copyright 2011 - 2015 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /dts-v1/;
  35. /include/ "e5500_power_isa.dtsi"
  36. / {
  37. compatible = "fsl,P5020";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. aliases {
  42. ccsr = &soc;
  43. dcsr = &dcsr;
  44. serial0 = &serial0;
  45. serial1 = &serial1;
  46. serial2 = &serial2;
  47. serial3 = &serial3;
  48. pci0 = &pci0;
  49. pci1 = &pci1;
  50. pci2 = &pci2;
  51. pci3 = &pci3;
  52. usb0 = &usb0;
  53. usb1 = &usb1;
  54. dma0 = &dma0;
  55. dma1 = &dma1;
  56. sdhc = &sdhc;
  57. msi0 = &msi0;
  58. msi1 = &msi1;
  59. msi2 = &msi2;
  60. crypto = &crypto;
  61. sec_jr0 = &sec_jr0;
  62. sec_jr1 = &sec_jr1;
  63. sec_jr2 = &sec_jr2;
  64. sec_jr3 = &sec_jr3;
  65. rtic_a = &rtic_a;
  66. rtic_b = &rtic_b;
  67. rtic_c = &rtic_c;
  68. rtic_d = &rtic_d;
  69. sec_mon = &sec_mon;
  70. raideng = &raideng;
  71. raideng_jr0 = &raideng_jr0;
  72. raideng_jr1 = &raideng_jr1;
  73. raideng_jr2 = &raideng_jr2;
  74. raideng_jr3 = &raideng_jr3;
  75. fman0 = &fman0;
  76. ethernet0 = &enet0;
  77. ethernet1 = &enet1;
  78. ethernet2 = &enet2;
  79. ethernet3 = &enet3;
  80. ethernet4 = &enet4;
  81. ethernet5 = &enet5;
  82. };
  83. cpus {
  84. #address-cells = <1>;
  85. #size-cells = <0>;
  86. cpu0: PowerPC,e5500@0 {
  87. device_type = "cpu";
  88. reg = <0>;
  89. clocks = <&clockgen 1 0>;
  90. next-level-cache = <&L2_0>;
  91. fsl,portid-mapping = <0x80000000>;
  92. L2_0: l2-cache {
  93. next-level-cache = <&cpc>;
  94. };
  95. };
  96. cpu1: PowerPC,e5500@1 {
  97. device_type = "cpu";
  98. reg = <1>;
  99. clocks = <&clockgen 1 1>;
  100. next-level-cache = <&L2_1>;
  101. fsl,portid-mapping = <0x40000000>;
  102. L2_1: l2-cache {
  103. next-level-cache = <&cpc>;
  104. };
  105. };
  106. };
  107. };