mpc8555cds.dts 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * MPC8555 CDS Device Tree Source
  4. *
  5. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  6. */
  7. /dts-v1/;
  8. /include/ "e500v1_power_isa.dtsi"
  9. / {
  10. model = "MPC8555CDS";
  11. compatible = "MPC8555CDS", "MPC85xxCDS";
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. aliases {
  15. ethernet0 = &enet0;
  16. ethernet1 = &enet1;
  17. serial0 = &serial0;
  18. serial1 = &serial1;
  19. pci0 = &pci0;
  20. pci1 = &pci1;
  21. };
  22. cpus {
  23. #address-cells = <1>;
  24. #size-cells = <0>;
  25. PowerPC,8555@0 {
  26. device_type = "cpu";
  27. reg = <0x0>;
  28. d-cache-line-size = <32>; // 32 bytes
  29. i-cache-line-size = <32>; // 32 bytes
  30. d-cache-size = <0x8000>; // L1, 32K
  31. i-cache-size = <0x8000>; // L1, 32K
  32. timebase-frequency = <0>; // 33 MHz, from uboot
  33. bus-frequency = <0>; // 166 MHz
  34. clock-frequency = <0>; // 825 MHz, from uboot
  35. next-level-cache = <&L2>;
  36. };
  37. };
  38. memory {
  39. device_type = "memory";
  40. reg = <0x0 0x8000000>; // 128M at 0x0
  41. };
  42. soc8555@e0000000 {
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. device_type = "soc";
  46. compatible = "simple-bus";
  47. ranges = <0x0 0xe0000000 0x100000>;
  48. bus-frequency = <0>;
  49. ecm-law@0 {
  50. compatible = "fsl,ecm-law";
  51. reg = <0x0 0x1000>;
  52. fsl,num-laws = <8>;
  53. };
  54. ecm@1000 {
  55. compatible = "fsl,mpc8555-ecm", "fsl,ecm";
  56. reg = <0x1000 0x1000>;
  57. interrupts = <17 2>;
  58. interrupt-parent = <&mpic>;
  59. };
  60. memory-controller@2000 {
  61. compatible = "fsl,mpc8555-memory-controller";
  62. reg = <0x2000 0x1000>;
  63. interrupt-parent = <&mpic>;
  64. interrupts = <18 2>;
  65. };
  66. L2: l2-cache-controller@20000 {
  67. compatible = "fsl,mpc8555-l2-cache-controller";
  68. reg = <0x20000 0x1000>;
  69. cache-line-size = <32>; // 32 bytes
  70. cache-size = <0x40000>; // L2, 256K
  71. interrupt-parent = <&mpic>;
  72. interrupts = <16 2>;
  73. };
  74. i2c@3000 {
  75. #address-cells = <1>;
  76. #size-cells = <0>;
  77. cell-index = <0>;
  78. compatible = "fsl-i2c";
  79. reg = <0x3000 0x100>;
  80. interrupts = <43 2>;
  81. interrupt-parent = <&mpic>;
  82. dfsrr;
  83. };
  84. dma@21300 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
  88. reg = <0x21300 0x4>;
  89. ranges = <0x0 0x21100 0x200>;
  90. cell-index = <0>;
  91. dma-channel@0 {
  92. compatible = "fsl,mpc8555-dma-channel",
  93. "fsl,eloplus-dma-channel";
  94. reg = <0x0 0x80>;
  95. cell-index = <0>;
  96. interrupt-parent = <&mpic>;
  97. interrupts = <20 2>;
  98. };
  99. dma-channel@80 {
  100. compatible = "fsl,mpc8555-dma-channel",
  101. "fsl,eloplus-dma-channel";
  102. reg = <0x80 0x80>;
  103. cell-index = <1>;
  104. interrupt-parent = <&mpic>;
  105. interrupts = <21 2>;
  106. };
  107. dma-channel@100 {
  108. compatible = "fsl,mpc8555-dma-channel",
  109. "fsl,eloplus-dma-channel";
  110. reg = <0x100 0x80>;
  111. cell-index = <2>;
  112. interrupt-parent = <&mpic>;
  113. interrupts = <22 2>;
  114. };
  115. dma-channel@180 {
  116. compatible = "fsl,mpc8555-dma-channel",
  117. "fsl,eloplus-dma-channel";
  118. reg = <0x180 0x80>;
  119. cell-index = <3>;
  120. interrupt-parent = <&mpic>;
  121. interrupts = <23 2>;
  122. };
  123. };
  124. enet0: ethernet@24000 {
  125. #address-cells = <1>;
  126. #size-cells = <1>;
  127. cell-index = <0>;
  128. device_type = "network";
  129. model = "TSEC";
  130. compatible = "gianfar";
  131. reg = <0x24000 0x1000>;
  132. ranges = <0x0 0x24000 0x1000>;
  133. local-mac-address = [ 00 00 00 00 00 00 ];
  134. interrupts = <29 2 30 2 34 2>;
  135. interrupt-parent = <&mpic>;
  136. tbi-handle = <&tbi0>;
  137. phy-handle = <&phy0>;
  138. mdio@520 {
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. compatible = "fsl,gianfar-mdio";
  142. reg = <0x520 0x20>;
  143. phy0: ethernet-phy@0 {
  144. interrupt-parent = <&mpic>;
  145. interrupts = <5 1>;
  146. reg = <0x0>;
  147. };
  148. phy1: ethernet-phy@1 {
  149. interrupt-parent = <&mpic>;
  150. interrupts = <5 1>;
  151. reg = <0x1>;
  152. };
  153. tbi0: tbi-phy@11 {
  154. reg = <0x11>;
  155. device_type = "tbi-phy";
  156. };
  157. };
  158. };
  159. enet1: ethernet@25000 {
  160. #address-cells = <1>;
  161. #size-cells = <1>;
  162. cell-index = <1>;
  163. device_type = "network";
  164. model = "TSEC";
  165. compatible = "gianfar";
  166. reg = <0x25000 0x1000>;
  167. ranges = <0x0 0x25000 0x1000>;
  168. local-mac-address = [ 00 00 00 00 00 00 ];
  169. interrupts = <35 2 36 2 40 2>;
  170. interrupt-parent = <&mpic>;
  171. tbi-handle = <&tbi1>;
  172. phy-handle = <&phy1>;
  173. mdio@520 {
  174. #address-cells = <1>;
  175. #size-cells = <0>;
  176. compatible = "fsl,gianfar-tbi";
  177. reg = <0x520 0x20>;
  178. tbi1: tbi-phy@11 {
  179. reg = <0x11>;
  180. device_type = "tbi-phy";
  181. };
  182. };
  183. };
  184. serial0: serial@4500 {
  185. cell-index = <0>;
  186. device_type = "serial";
  187. compatible = "fsl,ns16550", "ns16550";
  188. reg = <0x4500 0x100>; // reg base, size
  189. clock-frequency = <0>; // should we fill in in uboot?
  190. interrupts = <42 2>;
  191. interrupt-parent = <&mpic>;
  192. };
  193. serial1: serial@4600 {
  194. cell-index = <1>;
  195. device_type = "serial";
  196. compatible = "fsl,ns16550", "ns16550";
  197. reg = <0x4600 0x100>; // reg base, size
  198. clock-frequency = <0>; // should we fill in in uboot?
  199. interrupts = <42 2>;
  200. interrupt-parent = <&mpic>;
  201. };
  202. crypto@30000 {
  203. compatible = "fsl,sec2.0";
  204. reg = <0x30000 0x10000>;
  205. interrupts = <45 2>;
  206. interrupt-parent = <&mpic>;
  207. fsl,num-channels = <4>;
  208. fsl,channel-fifo-len = <24>;
  209. fsl,exec-units-mask = <0x7e>;
  210. fsl,descriptor-types-mask = <0x01010ebf>;
  211. };
  212. mpic: pic@40000 {
  213. interrupt-controller;
  214. #address-cells = <0>;
  215. #interrupt-cells = <2>;
  216. reg = <0x40000 0x40000>;
  217. compatible = "chrp,open-pic";
  218. device_type = "open-pic";
  219. };
  220. cpm@919c0 {
  221. #address-cells = <1>;
  222. #size-cells = <1>;
  223. compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
  224. reg = <0x919c0 0x30>;
  225. ranges;
  226. muram@80000 {
  227. #address-cells = <1>;
  228. #size-cells = <1>;
  229. ranges = <0x0 0x80000 0x10000>;
  230. data@0 {
  231. compatible = "fsl,cpm-muram-data";
  232. reg = <0x0 0x2000 0x9000 0x1000>;
  233. };
  234. };
  235. brg@919f0 {
  236. compatible = "fsl,mpc8555-brg",
  237. "fsl,cpm2-brg",
  238. "fsl,cpm-brg";
  239. reg = <0x919f0 0x10 0x915f0 0x10>;
  240. };
  241. cpmpic: pic@90c00 {
  242. interrupt-controller;
  243. #address-cells = <0>;
  244. #interrupt-cells = <2>;
  245. interrupts = <46 2>;
  246. interrupt-parent = <&mpic>;
  247. reg = <0x90c00 0x80>;
  248. compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
  249. };
  250. };
  251. };
  252. pci0: pci@e0008000 {
  253. interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
  254. interrupt-map = <
  255. /* IDSEL 0x10 */
  256. 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
  257. 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
  258. 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
  259. 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
  260. /* IDSEL 0x11 */
  261. 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
  262. 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
  263. 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
  264. 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
  265. /* IDSEL 0x12 (Slot 1) */
  266. 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
  267. 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
  268. 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
  269. 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
  270. /* IDSEL 0x13 (Slot 2) */
  271. 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
  272. 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
  273. 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
  274. 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
  275. /* IDSEL 0x14 (Slot 3) */
  276. 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
  277. 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
  278. 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
  279. 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
  280. /* IDSEL 0x15 (Slot 4) */
  281. 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
  282. 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
  283. 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
  284. 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
  285. /* Bus 1 (Tundra Bridge) */
  286. /* IDSEL 0x12 (ISA bridge) */
  287. 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
  288. 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
  289. 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
  290. 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
  291. interrupt-parent = <&mpic>;
  292. interrupts = <24 2>;
  293. bus-range = <0 0>;
  294. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  295. 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
  296. clock-frequency = <66666666>;
  297. #interrupt-cells = <1>;
  298. #size-cells = <2>;
  299. #address-cells = <3>;
  300. reg = <0xe0008000 0x1000>;
  301. compatible = "fsl,mpc8540-pci";
  302. device_type = "pci";
  303. i8259@19000 {
  304. interrupt-controller;
  305. device_type = "interrupt-controller";
  306. reg = <0x19000 0x0 0x0 0x0 0x1>;
  307. #address-cells = <0>;
  308. #interrupt-cells = <2>;
  309. compatible = "chrp,iic";
  310. interrupts = <1>;
  311. interrupt-parent = <&pci0>;
  312. };
  313. };
  314. pci1: pci@e0009000 {
  315. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  316. interrupt-map = <
  317. /* IDSEL 0x15 */
  318. 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
  319. 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
  320. 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
  321. 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
  322. interrupt-parent = <&mpic>;
  323. interrupts = <25 2>;
  324. bus-range = <0 0>;
  325. ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
  326. 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
  327. clock-frequency = <66666666>;
  328. #interrupt-cells = <1>;
  329. #size-cells = <2>;
  330. #address-cells = <3>;
  331. reg = <0xe0009000 0x1000>;
  332. compatible = "fsl,mpc8540-pci";
  333. device_type = "pci";
  334. };
  335. };