dma-mapping.h 1012 B

1234567891011121314151617181920212223242526272829
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _PARISC_DMA_MAPPING_H
  3. #define _PARISC_DMA_MAPPING_H
  4. /*
  5. ** We need to support 4 different coherent dma models with one binary:
  6. **
  7. ** I/O MMU consistent method dma_sync behavior
  8. ** ============= ====================== =======================
  9. ** a) PA-7x00LC uncachable host memory flush/purge
  10. ** b) U2/Uturn cachable host memory NOP
  11. ** c) Ike/Astro cachable host memory NOP
  12. ** d) EPIC/SAGA memory on EPIC/SAGA flush/reset DMA channel
  13. **
  14. ** PA-7[13]00LC processors have a GSC bus interface and no I/O MMU.
  15. **
  16. ** Systems (eg PCX-T workstations) that don't fall into the above
  17. ** categories will need to modify the needed drivers to perform
  18. ** flush/purge and allocate "regular" cacheable pages for everything.
  19. */
  20. extern const struct dma_map_ops *hppa_dma_ops;
  21. static inline const struct dma_map_ops *get_arch_dma_ops(struct bus_type *bus)
  22. {
  23. return hppa_dma_ops;
  24. }
  25. #endif