spr_defs.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * OpenRISC Linux
  4. *
  5. * SPR Definitions
  6. *
  7. * Copyright (C) 2000 Damjan Lampret
  8. * Copyright (C) 2003 Matjaz Breskvar <[email protected]>
  9. * Copyright (C) 2008, 2010 Embecosm Limited
  10. * Copyright (C) 2010-2011 Jonas Bonn <[email protected]>
  11. * et al.
  12. *
  13. * This file is part of OpenRISC 1000 Architectural Simulator.
  14. */
  15. #ifndef SPR_DEFS__H
  16. #define SPR_DEFS__H
  17. /* Definition of special-purpose registers (SPRs). */
  18. #define MAX_GRPS (32)
  19. #define MAX_SPRS_PER_GRP_BITS (11)
  20. #define MAX_SPRS_PER_GRP (1 << MAX_SPRS_PER_GRP_BITS)
  21. #define MAX_SPRS (0x10000)
  22. /* Base addresses for the groups */
  23. #define SPRGROUP_SYS (0 << MAX_SPRS_PER_GRP_BITS)
  24. #define SPRGROUP_DMMU (1 << MAX_SPRS_PER_GRP_BITS)
  25. #define SPRGROUP_IMMU (2 << MAX_SPRS_PER_GRP_BITS)
  26. #define SPRGROUP_DC (3 << MAX_SPRS_PER_GRP_BITS)
  27. #define SPRGROUP_IC (4 << MAX_SPRS_PER_GRP_BITS)
  28. #define SPRGROUP_MAC (5 << MAX_SPRS_PER_GRP_BITS)
  29. #define SPRGROUP_D (6 << MAX_SPRS_PER_GRP_BITS)
  30. #define SPRGROUP_PC (7 << MAX_SPRS_PER_GRP_BITS)
  31. #define SPRGROUP_PM (8 << MAX_SPRS_PER_GRP_BITS)
  32. #define SPRGROUP_PIC (9 << MAX_SPRS_PER_GRP_BITS)
  33. #define SPRGROUP_TT (10 << MAX_SPRS_PER_GRP_BITS)
  34. #define SPRGROUP_FP (11 << MAX_SPRS_PER_GRP_BITS)
  35. /* System control and status group */
  36. #define SPR_VR (SPRGROUP_SYS + 0)
  37. #define SPR_UPR (SPRGROUP_SYS + 1)
  38. #define SPR_CPUCFGR (SPRGROUP_SYS + 2)
  39. #define SPR_DMMUCFGR (SPRGROUP_SYS + 3)
  40. #define SPR_IMMUCFGR (SPRGROUP_SYS + 4)
  41. #define SPR_DCCFGR (SPRGROUP_SYS + 5)
  42. #define SPR_ICCFGR (SPRGROUP_SYS + 6)
  43. #define SPR_DCFGR (SPRGROUP_SYS + 7)
  44. #define SPR_PCCFGR (SPRGROUP_SYS + 8)
  45. #define SPR_VR2 (SPRGROUP_SYS + 9)
  46. #define SPR_AVR (SPRGROUP_SYS + 10)
  47. #define SPR_EVBAR (SPRGROUP_SYS + 11)
  48. #define SPR_AECR (SPRGROUP_SYS + 12)
  49. #define SPR_AESR (SPRGROUP_SYS + 13)
  50. #define SPR_NPC (SPRGROUP_SYS + 16) /* CZ 21/06/01 */
  51. #define SPR_SR (SPRGROUP_SYS + 17) /* CZ 21/06/01 */
  52. #define SPR_PPC (SPRGROUP_SYS + 18) /* CZ 21/06/01 */
  53. #define SPR_FPCSR (SPRGROUP_SYS + 20) /* CZ 21/06/01 */
  54. #define SPR_EPCR_BASE (SPRGROUP_SYS + 32) /* CZ 21/06/01 */
  55. #define SPR_EPCR_LAST (SPRGROUP_SYS + 47) /* CZ 21/06/01 */
  56. #define SPR_EEAR_BASE (SPRGROUP_SYS + 48)
  57. #define SPR_EEAR_LAST (SPRGROUP_SYS + 63)
  58. #define SPR_ESR_BASE (SPRGROUP_SYS + 64)
  59. #define SPR_ESR_LAST (SPRGROUP_SYS + 79)
  60. #define SPR_COREID (SPRGROUP_SYS + 128)
  61. #define SPR_NUMCORES (SPRGROUP_SYS + 129)
  62. #define SPR_GPR_BASE (SPRGROUP_SYS + 1024)
  63. /* Data MMU group */
  64. #define SPR_DMMUCR (SPRGROUP_DMMU + 0)
  65. #define SPR_DTLBEIR (SPRGROUP_DMMU + 2)
  66. #define SPR_DTLBMR_BASE(WAY) (SPRGROUP_DMMU + 0x200 + (WAY) * 0x100)
  67. #define SPR_DTLBMR_LAST(WAY) (SPRGROUP_DMMU + 0x27f + (WAY) * 0x100)
  68. #define SPR_DTLBTR_BASE(WAY) (SPRGROUP_DMMU + 0x280 + (WAY) * 0x100)
  69. #define SPR_DTLBTR_LAST(WAY) (SPRGROUP_DMMU + 0x2ff + (WAY) * 0x100)
  70. /* Instruction MMU group */
  71. #define SPR_IMMUCR (SPRGROUP_IMMU + 0)
  72. #define SPR_ITLBEIR (SPRGROUP_IMMU + 2)
  73. #define SPR_ITLBMR_BASE(WAY) (SPRGROUP_IMMU + 0x200 + (WAY) * 0x100)
  74. #define SPR_ITLBMR_LAST(WAY) (SPRGROUP_IMMU + 0x27f + (WAY) * 0x100)
  75. #define SPR_ITLBTR_BASE(WAY) (SPRGROUP_IMMU + 0x280 + (WAY) * 0x100)
  76. #define SPR_ITLBTR_LAST(WAY) (SPRGROUP_IMMU + 0x2ff + (WAY) * 0x100)
  77. /* Data cache group */
  78. #define SPR_DCCR (SPRGROUP_DC + 0)
  79. #define SPR_DCBPR (SPRGROUP_DC + 1)
  80. #define SPR_DCBFR (SPRGROUP_DC + 2)
  81. #define SPR_DCBIR (SPRGROUP_DC + 3)
  82. #define SPR_DCBWR (SPRGROUP_DC + 4)
  83. #define SPR_DCBLR (SPRGROUP_DC + 5)
  84. #define SPR_DCR_BASE(WAY) (SPRGROUP_DC + 0x200 + (WAY) * 0x200)
  85. #define SPR_DCR_LAST(WAY) (SPRGROUP_DC + 0x3ff + (WAY) * 0x200)
  86. /* Instruction cache group */
  87. #define SPR_ICCR (SPRGROUP_IC + 0)
  88. #define SPR_ICBPR (SPRGROUP_IC + 1)
  89. #define SPR_ICBIR (SPRGROUP_IC + 2)
  90. #define SPR_ICBLR (SPRGROUP_IC + 3)
  91. #define SPR_ICR_BASE(WAY) (SPRGROUP_IC + 0x200 + (WAY) * 0x200)
  92. #define SPR_ICR_LAST(WAY) (SPRGROUP_IC + 0x3ff + (WAY) * 0x200)
  93. /* MAC group */
  94. #define SPR_MACLO (SPRGROUP_MAC + 1)
  95. #define SPR_MACHI (SPRGROUP_MAC + 2)
  96. /* Debug group */
  97. #define SPR_DVR(N) (SPRGROUP_D + (N))
  98. #define SPR_DCR(N) (SPRGROUP_D + 8 + (N))
  99. #define SPR_DMR1 (SPRGROUP_D + 16)
  100. #define SPR_DMR2 (SPRGROUP_D + 17)
  101. #define SPR_DWCR0 (SPRGROUP_D + 18)
  102. #define SPR_DWCR1 (SPRGROUP_D + 19)
  103. #define SPR_DSR (SPRGROUP_D + 20)
  104. #define SPR_DRR (SPRGROUP_D + 21)
  105. /* Performance counters group */
  106. #define SPR_PCCR(N) (SPRGROUP_PC + (N))
  107. #define SPR_PCMR(N) (SPRGROUP_PC + 8 + (N))
  108. /* Power management group */
  109. #define SPR_PMR (SPRGROUP_PM + 0)
  110. /* PIC group */
  111. #define SPR_PICMR (SPRGROUP_PIC + 0)
  112. #define SPR_PICPR (SPRGROUP_PIC + 1)
  113. #define SPR_PICSR (SPRGROUP_PIC + 2)
  114. /* Tick Timer group */
  115. #define SPR_TTMR (SPRGROUP_TT + 0)
  116. #define SPR_TTCR (SPRGROUP_TT + 1)
  117. /*
  118. * Bit definitions for the Version Register
  119. *
  120. */
  121. #define SPR_VR_VER 0xff000000 /* Processor version */
  122. #define SPR_VR_CFG 0x00ff0000 /* Processor configuration */
  123. #define SPR_VR_RES 0x0000ffc0 /* Reserved */
  124. #define SPR_VR_REV 0x0000003f /* Processor revision */
  125. #define SPR_VR_UVRP 0x00000040 /* Updated Version Registers Present */
  126. #define SPR_VR_VER_OFF 24
  127. #define SPR_VR_CFG_OFF 16
  128. #define SPR_VR_REV_OFF 0
  129. /*
  130. * Bit definitions for the Version Register 2
  131. */
  132. #define SPR_VR2_CPUID 0xff000000 /* Processor ID */
  133. #define SPR_VR2_VER 0x00ffffff /* Processor version */
  134. /*
  135. * Bit definitions for the Unit Present Register
  136. *
  137. */
  138. #define SPR_UPR_UP 0x00000001 /* UPR present */
  139. #define SPR_UPR_DCP 0x00000002 /* Data cache present */
  140. #define SPR_UPR_ICP 0x00000004 /* Instruction cache present */
  141. #define SPR_UPR_DMP 0x00000008 /* Data MMU present */
  142. #define SPR_UPR_IMP 0x00000010 /* Instruction MMU present */
  143. #define SPR_UPR_MP 0x00000020 /* MAC present */
  144. #define SPR_UPR_DUP 0x00000040 /* Debug unit present */
  145. #define SPR_UPR_PCUP 0x00000080 /* Performance counters unit present */
  146. #define SPR_UPR_PICP 0x00000100 /* PIC present */
  147. #define SPR_UPR_PMP 0x00000200 /* Power management present */
  148. #define SPR_UPR_TTP 0x00000400 /* Tick timer present */
  149. #define SPR_UPR_RES 0x00fe0000 /* Reserved */
  150. #define SPR_UPR_CUP 0xff000000 /* Context units present */
  151. /*
  152. * JPB: Bit definitions for the CPU configuration register
  153. *
  154. */
  155. #define SPR_CPUCFGR_NSGF 0x0000000f /* Number of shadow GPR files */
  156. #define SPR_CPUCFGR_CGF 0x00000010 /* Custom GPR file */
  157. #define SPR_CPUCFGR_OB32S 0x00000020 /* ORBIS32 supported */
  158. #define SPR_CPUCFGR_OB64S 0x00000040 /* ORBIS64 supported */
  159. #define SPR_CPUCFGR_OF32S 0x00000080 /* ORFPX32 supported */
  160. #define SPR_CPUCFGR_OF64S 0x00000100 /* ORFPX64 supported */
  161. #define SPR_CPUCFGR_OV64S 0x00000200 /* ORVDX64 supported */
  162. #define SPR_CPUCFGR_RES 0xfffffc00 /* Reserved */
  163. /*
  164. * JPB: Bit definitions for the Debug configuration register and other
  165. * constants.
  166. *
  167. */
  168. #define SPR_DCFGR_NDP 0x00000007 /* Number of matchpoints mask */
  169. #define SPR_DCFGR_NDP1 0x00000000 /* One matchpoint supported */
  170. #define SPR_DCFGR_NDP2 0x00000001 /* Two matchpoints supported */
  171. #define SPR_DCFGR_NDP3 0x00000002 /* Three matchpoints supported */
  172. #define SPR_DCFGR_NDP4 0x00000003 /* Four matchpoints supported */
  173. #define SPR_DCFGR_NDP5 0x00000004 /* Five matchpoints supported */
  174. #define SPR_DCFGR_NDP6 0x00000005 /* Six matchpoints supported */
  175. #define SPR_DCFGR_NDP7 0x00000006 /* Seven matchpoints supported */
  176. #define SPR_DCFGR_NDP8 0x00000007 /* Eight matchpoints supported */
  177. #define SPR_DCFGR_WPCI 0x00000008 /* Watchpoint counters implemented */
  178. #define MATCHPOINTS_TO_NDP(n) (1 == n ? SPR_DCFGR_NDP1 : \
  179. 2 == n ? SPR_DCFGR_NDP2 : \
  180. 3 == n ? SPR_DCFGR_NDP3 : \
  181. 4 == n ? SPR_DCFGR_NDP4 : \
  182. 5 == n ? SPR_DCFGR_NDP5 : \
  183. 6 == n ? SPR_DCFGR_NDP6 : \
  184. 7 == n ? SPR_DCFGR_NDP7 : SPR_DCFGR_NDP8)
  185. #define MAX_MATCHPOINTS 8
  186. #define MAX_WATCHPOINTS (MAX_MATCHPOINTS + 2)
  187. /*
  188. * Bit definitions for the Supervision Register
  189. *
  190. */
  191. #define SPR_SR_SM 0x00000001 /* Supervisor Mode */
  192. #define SPR_SR_TEE 0x00000002 /* Tick timer Exception Enable */
  193. #define SPR_SR_IEE 0x00000004 /* Interrupt Exception Enable */
  194. #define SPR_SR_DCE 0x00000008 /* Data Cache Enable */
  195. #define SPR_SR_ICE 0x00000010 /* Instruction Cache Enable */
  196. #define SPR_SR_DME 0x00000020 /* Data MMU Enable */
  197. #define SPR_SR_IME 0x00000040 /* Instruction MMU Enable */
  198. #define SPR_SR_LEE 0x00000080 /* Little Endian Enable */
  199. #define SPR_SR_CE 0x00000100 /* CID Enable */
  200. #define SPR_SR_F 0x00000200 /* Condition Flag */
  201. #define SPR_SR_CY 0x00000400 /* Carry flag */
  202. #define SPR_SR_OV 0x00000800 /* Overflow flag */
  203. #define SPR_SR_OVE 0x00001000 /* Overflow flag Exception */
  204. #define SPR_SR_DSX 0x00002000 /* Delay Slot Exception */
  205. #define SPR_SR_EPH 0x00004000 /* Exception Prefix High */
  206. #define SPR_SR_FO 0x00008000 /* Fixed one */
  207. #define SPR_SR_SUMRA 0x00010000 /* Supervisor SPR read access */
  208. #define SPR_SR_RES 0x0ffe0000 /* Reserved */
  209. #define SPR_SR_CID 0xf0000000 /* Context ID */
  210. /*
  211. * Bit definitions for the Data MMU Control Register
  212. *
  213. */
  214. #define SPR_DMMUCR_P2S 0x0000003e /* Level 2 Page Size */
  215. #define SPR_DMMUCR_P1S 0x000007c0 /* Level 1 Page Size */
  216. #define SPR_DMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */
  217. #define SPR_DMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */
  218. /*
  219. * Bit definitions for the Instruction MMU Control Register
  220. *
  221. */
  222. #define SPR_IMMUCR_P2S 0x0000003e /* Level 2 Page Size */
  223. #define SPR_IMMUCR_P1S 0x000007c0 /* Level 1 Page Size */
  224. #define SPR_IMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */
  225. #define SPR_IMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */
  226. /*
  227. * Bit definitions for the Data TLB Match Register
  228. *
  229. */
  230. #define SPR_DTLBMR_V 0x00000001 /* Valid */
  231. #define SPR_DTLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */
  232. #define SPR_DTLBMR_CID 0x0000003c /* Context ID */
  233. #define SPR_DTLBMR_LRU 0x000000c0 /* Least Recently Used */
  234. #define SPR_DTLBMR_VPN 0xfffff000 /* Virtual Page Number */
  235. /*
  236. * Bit definitions for the Data TLB Translate Register
  237. *
  238. */
  239. #define SPR_DTLBTR_CC 0x00000001 /* Cache Coherency */
  240. #define SPR_DTLBTR_CI 0x00000002 /* Cache Inhibit */
  241. #define SPR_DTLBTR_WBC 0x00000004 /* Write-Back Cache */
  242. #define SPR_DTLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */
  243. #define SPR_DTLBTR_A 0x00000010 /* Accessed */
  244. #define SPR_DTLBTR_D 0x00000020 /* Dirty */
  245. #define SPR_DTLBTR_URE 0x00000040 /* User Read Enable */
  246. #define SPR_DTLBTR_UWE 0x00000080 /* User Write Enable */
  247. #define SPR_DTLBTR_SRE 0x00000100 /* Supervisor Read Enable */
  248. #define SPR_DTLBTR_SWE 0x00000200 /* Supervisor Write Enable */
  249. #define SPR_DTLBTR_PPN 0xfffff000 /* Physical Page Number */
  250. /*
  251. * Bit definitions for the Instruction TLB Match Register
  252. *
  253. */
  254. #define SPR_ITLBMR_V 0x00000001 /* Valid */
  255. #define SPR_ITLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */
  256. #define SPR_ITLBMR_CID 0x0000003c /* Context ID */
  257. #define SPR_ITLBMR_LRU 0x000000c0 /* Least Recently Used */
  258. #define SPR_ITLBMR_VPN 0xfffff000 /* Virtual Page Number */
  259. /*
  260. * Bit definitions for the Instruction TLB Translate Register
  261. *
  262. */
  263. #define SPR_ITLBTR_CC 0x00000001 /* Cache Coherency */
  264. #define SPR_ITLBTR_CI 0x00000002 /* Cache Inhibit */
  265. #define SPR_ITLBTR_WBC 0x00000004 /* Write-Back Cache */
  266. #define SPR_ITLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */
  267. #define SPR_ITLBTR_A 0x00000010 /* Accessed */
  268. #define SPR_ITLBTR_D 0x00000020 /* Dirty */
  269. #define SPR_ITLBTR_SXE 0x00000040 /* User Read Enable */
  270. #define SPR_ITLBTR_UXE 0x00000080 /* User Write Enable */
  271. #define SPR_ITLBTR_PPN 0xfffff000 /* Physical Page Number */
  272. /*
  273. * Bit definitions for Data Cache Control register
  274. *
  275. */
  276. #define SPR_DCCR_EW 0x000000ff /* Enable ways */
  277. /*
  278. * Bit definitions for Insn Cache Control register
  279. *
  280. */
  281. #define SPR_ICCR_EW 0x000000ff /* Enable ways */
  282. /*
  283. * Bit definitions for Data Cache Configuration Register
  284. *
  285. */
  286. #define SPR_DCCFGR_NCW 0x00000007
  287. #define SPR_DCCFGR_NCS 0x00000078
  288. #define SPR_DCCFGR_CBS 0x00000080
  289. #define SPR_DCCFGR_CWS 0x00000100
  290. #define SPR_DCCFGR_CCRI 0x00000200
  291. #define SPR_DCCFGR_CBIRI 0x00000400
  292. #define SPR_DCCFGR_CBPRI 0x00000800
  293. #define SPR_DCCFGR_CBLRI 0x00001000
  294. #define SPR_DCCFGR_CBFRI 0x00002000
  295. #define SPR_DCCFGR_CBWBRI 0x00004000
  296. #define SPR_DCCFGR_NCW_OFF 0
  297. #define SPR_DCCFGR_NCS_OFF 3
  298. #define SPR_DCCFGR_CBS_OFF 7
  299. /*
  300. * Bit definitions for Instruction Cache Configuration Register
  301. *
  302. */
  303. #define SPR_ICCFGR_NCW 0x00000007
  304. #define SPR_ICCFGR_NCS 0x00000078
  305. #define SPR_ICCFGR_CBS 0x00000080
  306. #define SPR_ICCFGR_CCRI 0x00000200
  307. #define SPR_ICCFGR_CBIRI 0x00000400
  308. #define SPR_ICCFGR_CBPRI 0x00000800
  309. #define SPR_ICCFGR_CBLRI 0x00001000
  310. #define SPR_ICCFGR_NCW_OFF 0
  311. #define SPR_ICCFGR_NCS_OFF 3
  312. #define SPR_ICCFGR_CBS_OFF 7
  313. /*
  314. * Bit definitions for Data MMU Configuration Register
  315. *
  316. */
  317. #define SPR_DMMUCFGR_NTW 0x00000003
  318. #define SPR_DMMUCFGR_NTS 0x0000001C
  319. #define SPR_DMMUCFGR_NAE 0x000000E0
  320. #define SPR_DMMUCFGR_CRI 0x00000100
  321. #define SPR_DMMUCFGR_PRI 0x00000200
  322. #define SPR_DMMUCFGR_TEIRI 0x00000400
  323. #define SPR_DMMUCFGR_HTR 0x00000800
  324. #define SPR_DMMUCFGR_NTW_OFF 0
  325. #define SPR_DMMUCFGR_NTS_OFF 2
  326. /*
  327. * Bit definitions for Instruction MMU Configuration Register
  328. *
  329. */
  330. #define SPR_IMMUCFGR_NTW 0x00000003
  331. #define SPR_IMMUCFGR_NTS 0x0000001C
  332. #define SPR_IMMUCFGR_NAE 0x000000E0
  333. #define SPR_IMMUCFGR_CRI 0x00000100
  334. #define SPR_IMMUCFGR_PRI 0x00000200
  335. #define SPR_IMMUCFGR_TEIRI 0x00000400
  336. #define SPR_IMMUCFGR_HTR 0x00000800
  337. #define SPR_IMMUCFGR_NTW_OFF 0
  338. #define SPR_IMMUCFGR_NTS_OFF 2
  339. /*
  340. * Bit definitions for Debug Control registers
  341. *
  342. */
  343. #define SPR_DCR_DP 0x00000001 /* DVR/DCR present */
  344. #define SPR_DCR_CC 0x0000000e /* Compare condition */
  345. #define SPR_DCR_SC 0x00000010 /* Signed compare */
  346. #define SPR_DCR_CT 0x000000e0 /* Compare to */
  347. /* Bit results with SPR_DCR_CC mask */
  348. #define SPR_DCR_CC_MASKED 0x00000000
  349. #define SPR_DCR_CC_EQUAL 0x00000002
  350. #define SPR_DCR_CC_LESS 0x00000004
  351. #define SPR_DCR_CC_LESSE 0x00000006
  352. #define SPR_DCR_CC_GREAT 0x00000008
  353. #define SPR_DCR_CC_GREATE 0x0000000a
  354. #define SPR_DCR_CC_NEQUAL 0x0000000c
  355. /* Bit results with SPR_DCR_CT mask */
  356. #define SPR_DCR_CT_DISABLED 0x00000000
  357. #define SPR_DCR_CT_IFEA 0x00000020
  358. #define SPR_DCR_CT_LEA 0x00000040
  359. #define SPR_DCR_CT_SEA 0x00000060
  360. #define SPR_DCR_CT_LD 0x00000080
  361. #define SPR_DCR_CT_SD 0x000000a0
  362. #define SPR_DCR_CT_LSEA 0x000000c0
  363. #define SPR_DCR_CT_LSD 0x000000e0
  364. /* SPR_DCR_CT_LSD doesn't seem to be implemented anywhere in or1ksim. 2004-1-30 HP */
  365. /*
  366. * Bit definitions for Debug Mode 1 register
  367. *
  368. */
  369. #define SPR_DMR1_CW 0x000fffff /* Chain register pair data */
  370. #define SPR_DMR1_CW0_AND 0x00000001
  371. #define SPR_DMR1_CW0_OR 0x00000002
  372. #define SPR_DMR1_CW0 (SPR_DMR1_CW0_AND | SPR_DMR1_CW0_OR)
  373. #define SPR_DMR1_CW1_AND 0x00000004
  374. #define SPR_DMR1_CW1_OR 0x00000008
  375. #define SPR_DMR1_CW1 (SPR_DMR1_CW1_AND | SPR_DMR1_CW1_OR)
  376. #define SPR_DMR1_CW2_AND 0x00000010
  377. #define SPR_DMR1_CW2_OR 0x00000020
  378. #define SPR_DMR1_CW2 (SPR_DMR1_CW2_AND | SPR_DMR1_CW2_OR)
  379. #define SPR_DMR1_CW3_AND 0x00000040
  380. #define SPR_DMR1_CW3_OR 0x00000080
  381. #define SPR_DMR1_CW3 (SPR_DMR1_CW3_AND | SPR_DMR1_CW3_OR)
  382. #define SPR_DMR1_CW4_AND 0x00000100
  383. #define SPR_DMR1_CW4_OR 0x00000200
  384. #define SPR_DMR1_CW4 (SPR_DMR1_CW4_AND | SPR_DMR1_CW4_OR)
  385. #define SPR_DMR1_CW5_AND 0x00000400
  386. #define SPR_DMR1_CW5_OR 0x00000800
  387. #define SPR_DMR1_CW5 (SPR_DMR1_CW5_AND | SPR_DMR1_CW5_OR)
  388. #define SPR_DMR1_CW6_AND 0x00001000
  389. #define SPR_DMR1_CW6_OR 0x00002000
  390. #define SPR_DMR1_CW6 (SPR_DMR1_CW6_AND | SPR_DMR1_CW6_OR)
  391. #define SPR_DMR1_CW7_AND 0x00004000
  392. #define SPR_DMR1_CW7_OR 0x00008000
  393. #define SPR_DMR1_CW7 (SPR_DMR1_CW7_AND | SPR_DMR1_CW7_OR)
  394. #define SPR_DMR1_CW8_AND 0x00010000
  395. #define SPR_DMR1_CW8_OR 0x00020000
  396. #define SPR_DMR1_CW8 (SPR_DMR1_CW8_AND | SPR_DMR1_CW8_OR)
  397. #define SPR_DMR1_CW9_AND 0x00040000
  398. #define SPR_DMR1_CW9_OR 0x00080000
  399. #define SPR_DMR1_CW9 (SPR_DMR1_CW9_AND | SPR_DMR1_CW9_OR)
  400. #define SPR_DMR1_RES1 0x00300000 /* Reserved */
  401. #define SPR_DMR1_ST 0x00400000 /* Single-step trace*/
  402. #define SPR_DMR1_BT 0x00800000 /* Branch trace */
  403. #define SPR_DMR1_RES2 0xff000000 /* Reserved */
  404. /*
  405. * Bit definitions for Debug Mode 2 register. AWTC and WGB corrected by JPB
  406. *
  407. */
  408. #define SPR_DMR2_WCE0 0x00000001 /* Watchpoint counter 0 enable */
  409. #define SPR_DMR2_WCE1 0x00000002 /* Watchpoint counter 0 enable */
  410. #define SPR_DMR2_AWTC 0x00000ffc /* Assign watchpoints to counters */
  411. #define SPR_DMR2_AWTC_OFF 2 /* Bit offset to AWTC field */
  412. #define SPR_DMR2_WGB 0x003ff000 /* Watchpoints generating breakpoint */
  413. #define SPR_DMR2_WGB_OFF 12 /* Bit offset to WGB field */
  414. #define SPR_DMR2_WBS 0xffc00000 /* JPB: Watchpoint status */
  415. #define SPR_DMR2_WBS_OFF 22 /* Bit offset to WBS field */
  416. /*
  417. * Bit definitions for Debug watchpoint counter registers
  418. *
  419. */
  420. #define SPR_DWCR_COUNT 0x0000ffff /* Count */
  421. #define SPR_DWCR_MATCH 0xffff0000 /* Match */
  422. #define SPR_DWCR_MATCH_OFF 16 /* Match bit offset */
  423. /*
  424. * Bit definitions for Debug stop register
  425. *
  426. */
  427. #define SPR_DSR_RSTE 0x00000001 /* Reset exception */
  428. #define SPR_DSR_BUSEE 0x00000002 /* Bus error exception */
  429. #define SPR_DSR_DPFE 0x00000004 /* Data Page Fault exception */
  430. #define SPR_DSR_IPFE 0x00000008 /* Insn Page Fault exception */
  431. #define SPR_DSR_TTE 0x00000010 /* Tick Timer exception */
  432. #define SPR_DSR_AE 0x00000020 /* Alignment exception */
  433. #define SPR_DSR_IIE 0x00000040 /* Illegal Instruction exception */
  434. #define SPR_DSR_IE 0x00000080 /* Interrupt exception */
  435. #define SPR_DSR_DME 0x00000100 /* DTLB miss exception */
  436. #define SPR_DSR_IME 0x00000200 /* ITLB miss exception */
  437. #define SPR_DSR_RE 0x00000400 /* Range exception */
  438. #define SPR_DSR_SCE 0x00000800 /* System call exception */
  439. #define SPR_DSR_FPE 0x00001000 /* Floating Point Exception */
  440. #define SPR_DSR_TE 0x00002000 /* Trap exception */
  441. /*
  442. * Bit definitions for Debug reason register
  443. *
  444. */
  445. #define SPR_DRR_RSTE 0x00000001 /* Reset exception */
  446. #define SPR_DRR_BUSEE 0x00000002 /* Bus error exception */
  447. #define SPR_DRR_DPFE 0x00000004 /* Data Page Fault exception */
  448. #define SPR_DRR_IPFE 0x00000008 /* Insn Page Fault exception */
  449. #define SPR_DRR_TTE 0x00000010 /* Tick Timer exception */
  450. #define SPR_DRR_AE 0x00000020 /* Alignment exception */
  451. #define SPR_DRR_IIE 0x00000040 /* Illegal Instruction exception */
  452. #define SPR_DRR_IE 0x00000080 /* Interrupt exception */
  453. #define SPR_DRR_DME 0x00000100 /* DTLB miss exception */
  454. #define SPR_DRR_IME 0x00000200 /* ITLB miss exception */
  455. #define SPR_DRR_RE 0x00000400 /* Range exception */
  456. #define SPR_DRR_SCE 0x00000800 /* System call exception */
  457. #define SPR_DRR_FPE 0x00001000 /* Floating Point Exception */
  458. #define SPR_DRR_TE 0x00002000 /* Trap exception */
  459. /*
  460. * Bit definitions for Performance counters mode registers
  461. *
  462. */
  463. #define SPR_PCMR_CP 0x00000001 /* Counter present */
  464. #define SPR_PCMR_UMRA 0x00000002 /* User mode read access */
  465. #define SPR_PCMR_CISM 0x00000004 /* Count in supervisor mode */
  466. #define SPR_PCMR_CIUM 0x00000008 /* Count in user mode */
  467. #define SPR_PCMR_LA 0x00000010 /* Load access event */
  468. #define SPR_PCMR_SA 0x00000020 /* Store access event */
  469. #define SPR_PCMR_IF 0x00000040 /* Instruction fetch event*/
  470. #define SPR_PCMR_DCM 0x00000080 /* Data cache miss event */
  471. #define SPR_PCMR_ICM 0x00000100 /* Insn cache miss event */
  472. #define SPR_PCMR_IFS 0x00000200 /* Insn fetch stall event */
  473. #define SPR_PCMR_LSUS 0x00000400 /* LSU stall event */
  474. #define SPR_PCMR_BS 0x00000800 /* Branch stall event */
  475. #define SPR_PCMR_DTLBM 0x00001000 /* DTLB miss event */
  476. #define SPR_PCMR_ITLBM 0x00002000 /* ITLB miss event */
  477. #define SPR_PCMR_DDS 0x00004000 /* Data dependency stall event */
  478. #define SPR_PCMR_WPE 0x03ff8000 /* Watchpoint events */
  479. /*
  480. * Bit definitions for the Power management register
  481. *
  482. */
  483. #define SPR_PMR_SDF 0x0000000f /* Slow down factor */
  484. #define SPR_PMR_DME 0x00000010 /* Doze mode enable */
  485. #define SPR_PMR_SME 0x00000020 /* Sleep mode enable */
  486. #define SPR_PMR_DCGE 0x00000040 /* Dynamic clock gating enable */
  487. #define SPR_PMR_SUME 0x00000080 /* Suspend mode enable */
  488. /*
  489. * Bit definitions for PICMR
  490. *
  491. */
  492. #define SPR_PICMR_IUM 0xfffffffc /* Interrupt unmask */
  493. /*
  494. * Bit definitions for PICPR
  495. *
  496. */
  497. #define SPR_PICPR_IPRIO 0xfffffffc /* Interrupt priority */
  498. /*
  499. * Bit definitions for PICSR
  500. *
  501. */
  502. #define SPR_PICSR_IS 0xffffffff /* Interrupt status */
  503. /*
  504. * Bit definitions for Tick Timer Control Register
  505. *
  506. */
  507. #define SPR_TTCR_CNT 0xffffffff /* Count, time period */
  508. #define SPR_TTMR_TP 0x0fffffff /* Time period */
  509. #define SPR_TTMR_IP 0x10000000 /* Interrupt Pending */
  510. #define SPR_TTMR_IE 0x20000000 /* Interrupt Enable */
  511. #define SPR_TTMR_DI 0x00000000 /* Disabled */
  512. #define SPR_TTMR_RT 0x40000000 /* Restart tick */
  513. #define SPR_TTMR_SR 0x80000000 /* Single run */
  514. #define SPR_TTMR_CR 0xc0000000 /* Continuous run */
  515. #define SPR_TTMR_M 0xc0000000 /* Tick mode */
  516. /*
  517. * Bit definitions for the FP Control Status Register
  518. *
  519. */
  520. #define SPR_FPCSR_FPEE 0x00000001 /* Floating Point Exception Enable */
  521. #define SPR_FPCSR_RM 0x00000006 /* Rounding Mode */
  522. #define SPR_FPCSR_OVF 0x00000008 /* Overflow Flag */
  523. #define SPR_FPCSR_UNF 0x00000010 /* Underflow Flag */
  524. #define SPR_FPCSR_SNF 0x00000020 /* SNAN Flag */
  525. #define SPR_FPCSR_QNF 0x00000040 /* QNAN Flag */
  526. #define SPR_FPCSR_ZF 0x00000080 /* Zero Flag */
  527. #define SPR_FPCSR_IXF 0x00000100 /* Inexact Flag */
  528. #define SPR_FPCSR_IVF 0x00000200 /* Invalid Flag */
  529. #define SPR_FPCSR_INF 0x00000400 /* Infinity Flag */
  530. #define SPR_FPCSR_DZF 0x00000800 /* Divide By Zero Flag */
  531. #define SPR_FPCSR_ALLF (SPR_FPCSR_OVF | SPR_FPCSR_UNF | SPR_FPCSR_SNF | \
  532. SPR_FPCSR_QNF | SPR_FPCSR_ZF | SPR_FPCSR_IXF | \
  533. SPR_FPCSR_IVF | SPR_FPCSR_INF | SPR_FPCSR_DZF)
  534. #define FPCSR_RM_RN (0<<1)
  535. #define FPCSR_RM_RZ (1<<1)
  536. #define FPCSR_RM_RIP (2<<1)
  537. #define FPCSR_RM_RIN (3<<1)
  538. /*
  539. * l.nop constants
  540. *
  541. */
  542. #define NOP_NOP 0x0000 /* Normal nop instruction */
  543. #define NOP_EXIT 0x0001 /* End of simulation */
  544. #define NOP_REPORT 0x0002 /* Simple report */
  545. /*#define NOP_PRINTF 0x0003 Simprintf instruction (obsolete)*/
  546. #define NOP_PUTC 0x0004 /* JPB: Simputc instruction */
  547. #define NOP_CNT_RESET 0x0005 /* Reset statistics counters */
  548. #define NOP_GET_TICKS 0x0006 /* JPB: Get # ticks running */
  549. #define NOP_GET_PS 0x0007 /* JPB: Get picosecs/cycle */
  550. #define NOP_REPORT_FIRST 0x0400 /* Report with number */
  551. #define NOP_REPORT_LAST 0x03ff /* Report with number */
  552. #endif /* SPR_DEFS__H */